參數(shù)資料
      型號: PSD4135G1V-A-90JI
      廠商: 意法半導(dǎo)體
      英文描述: Flash In-System-Programmable Peripherals for 16-Bit MCUs
      中文描述: Flash在系統(tǒng)可編程外設(shè)的16位微控制器
      文件頁數(shù): 34/93頁
      文件大?。?/td> 503K
      代理商: PSD4135G1V-A-90JI
      Preliminary Information
      PSD4000 Series
      31
      The
      PSD4000
      Functional
      Blocks
      (cont.)
      9.2 PLDs
      The PLDs bring programmable logic functionality to the PSD4000. After specifying the
      logic for the PLDs in PSDsoft, the logic is programmed into the device and available upon
      power-up.
      The PSD4000 contains two PLDs: the Decode PLD (DPLD), and the General Purpose
      PLD (GPLD). The PLDs are briefly discussed in the next few paragraphs, and in more
      detail in sections 9.2.1 and 9.2.2. Figure 10 shows the configuration of the PLDs.
      The DPLD performs address decoding for internal components, such as memory,
      registers, and I/O port selects.
      The GPLD can be used to generate external chip selects, control signals or logic functions.
      The GPLD has 24 outputs that are connected to Port A, B and C.
      The AND array is used to form product terms. These product terms are specified using
      PSDsoft. An Input Bus consisting of 66 signals is connected to the PLDs. The signals are
      shown in Table 12. The complement of the 66 signals are also available as inputs to the
      AND array.
      Input Source
      Input Name
      Number
      of Signals
      MCU Address Bus
      MCU Control Signals
      Reset
      Power Down
      Port A Input
      Port B Input
      Port C Input
      Port D Inputs
      Port F Inputs
      Page Register
      Flash Programming Status Bit
      A[15:0]
      *
      CNTL[2:0]
      RST
      PDN
      PA[7-0]
      PB[7-0]
      PC[7-0]
      PD[3:0]
      PF[7:0]
      PGR(7:0)
      Rdy/Bsy
      16
      3
      1
      1
      8
      8
      8
      4
      8
      8
      1
      Table 12. DPLD and GPLD Inputs
      NOTE:
      The address inputs are A[19:4] in 80C51XA mode.
      The Turbo Bit
      The PLDs in the PSD4000 can minimize power consumption by switching to standby
      when inputs remain unchanged for an extended time of about 70 ns. Setting the Turbo
      mode bit to off (Bit 3 of the PMMR0 register) automatically places the PLDs into standby if
      no inputs are changing. Turbo-off mode increases propagation delays while reducing
      power consumption. Refer to the Power Management Unit section on how to set the Turbo
      Bit. Additionally, five bits are available in the PMMR2 register to block MCU control signals
      from entering the PLDs. This reduces power consumption and can be used only when
      these MCU control signals are not used in PLD logic equations.
      相關(guān)PDF資料
      PDF描述
      PSD4135G1V-A-90M CAP 0.018UF 100V 1% NP0(C0G) SMD-1825 TR-7-PL SN-NIBAR
      PSD4135G1V-A-90MI Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-A-90U Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-A-90UI Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-B-12B81I Flash In-System-Programmable Peripherals for 16-Bit MCUs
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      PSD4135G1V-A-90M 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-A-90MI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-A-90U 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-A-90UI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
      PSD4135G1V-B-12B81 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs