參數(shù)資料
型號: PS11013
廠商: Powerex Power Semiconductors
英文描述: FLAT-BASE TYPE INSULATED TYPE
中文描述: 平性基地型絕緣型
文件頁數(shù): 5/6頁
文件大?。?/td> 407K
代理商: PS11013
MITSUBISHI SEMICONDUCTOR <Application Specific Intelligent Power Module>
PS11013
FLAT-BASE TYPE
INSULATED TYPE
Jan. 2000
S
C
delay time
Short circuit sensing signal V
S
Error output F
O1
Gate signal Vo of each phase
upper arm(ASIPM internal)
Input signal V
CIN
of each phase
upper arm
0V
0V
0V
0V
0V
0V
0V
0V
0V
Input signal V
CIN(p)
of each phase upper arm
Input signal V
CIN(n)
of each phase lower arm
Gate signal V
o(p)
of each phase upper arm
(ASIPM internal)
Gate signal V
o(n)
of each phase upper arm
(ASIPM internal)
Error output F
O1
V
CH
(5
μ
s)
V
CH
(505
μ
s)
0V
V
C
500
μ
s
r
CH
=
V
CH
(505
μ
s)-V
CH
(5
μ
s)
V
CH
(5
μ
s)
Note ; Ringing happens around the point where the signal output
voltage changes state from “analogue” to “data hold” due
to test circuit arrangement and instrumentational trouble.
Therefore, the rate of change is measured at a 5
μ
s delayed point.
200
–200
Analogue output signal
data hold range
1
2
3
4
5
400
300
100
0
–100
–300
–400
0
V
C
+(200%)
V
C0
V
C
(200%)
V
C
(
V
C
+
V
C
min
max
Real load current peak value.(%)(I
c
=I
o
2)
V
DH
=15V
T
C
=
20
~
100C
(Fig. 4)
Fig. 4 OUTPUT CURRENT ANALOGUE SIG-
NALING LINEARITY
Fig. 5 OUTPUT CURRENT ANALOGUE SIGNALING
“DATA HOLD” DEFINITION
Fig. 6 INPUT INTERLOCK OPERATION TIMING CHART
Note : Input interlock protection circuit ; It is operated when the input signals for any upper-arm / lower-arm pair of a phase are simulta-
neously in “LOW” level.
By this interlocking, both upper and lower IGBTs of this mal-triggered phase are cut off, and “F
O
” signal is outputted. After an “input
interlock” operation the circuit is latched. The “F
O
” is reset by the high-to-low going edge of either an upper-leg, or a lower-leg input,
whichever comes in later.
Fig. 7 TIMING CHART AND SHORT CIRCUIT PROTECTION OPERATION
Note : Short circuit protection operation. The protection operates with “F
O
” flag and reset on a pulse-by-pulse scheme. The protection by
gate shutdown is given only to the IGBT that senses an overload (excluding the IGBT for the “Brake”).
相關(guān)PDF資料
PDF描述
PS11014 FLAT-BASE TYPE INSULATED TYPE
PS11015 FLAT-BASE TYPE INSULATED TYPE
PS11016 FLAT-BASE TYPE INSULATED TYPE
PS11017 FLAT-BASE TYPE INSULATED TYPE
PS11032 Intellimod⑩ Module Application Specific IPM (4 Amperes/600 Volts)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PS11014 功能描述:MOD IPM 3PHASE IGBT 600V 15A RoHS:否 類別:半導(dǎo)體模塊 >> 功率驅(qū)動器 系列:- 標準包裝:15 系列:SPM® 類型:FET 配置:三相反相器 電流:1.8A 電壓:500V 電壓 - 隔離:1500Vrms 封裝/外殼:23-DIP 模塊
PS11015 功能描述:MOD IPM 3PHASE IGBT 600V 20A RoHS:否 類別:半導(dǎo)體模塊 >> 功率驅(qū)動器 系列:- 標準包裝:15 系列:SPM® 類型:FET 配置:三相反相器 電流:1.8A 電壓:500V 電壓 - 隔離:1500Vrms 封裝/外殼:23-DIP 模塊
PS11016 功能描述:MOD IPM 3PHASE IGBT 600V 30A RoHS:否 類別:半導(dǎo)體模塊 >> 功率驅(qū)動器 系列:- 標準包裝:15 系列:SPM® 類型:FET 配置:三相反相器 電流:1.8A 電壓:500V 電壓 - 隔離:1500Vrms 封裝/外殼:23-DIP 模塊
PS11017 功能描述:MOD IPM 3PHASE IGBT 600V 50A RoHS:否 類別:半導(dǎo)體模塊 >> 功率驅(qū)動器 系列:- 標準包裝:15 系列:SPM® 類型:FET 配置:三相反相器 電流:1.8A 電壓:500V 電壓 - 隔離:1500Vrms 封裝/外殼:23-DIP 模塊
PS11018 制造商:Pro-Signal 功能描述:PATCH LEAD CAT 5E 0.5M GREEN 制造商:PRO SIGNAL 功能描述:PATCH LEAD, CAT 5E, 0.5M GREEN 制造商:pro-power 功能描述:PATCH LEAD, CAT 5E, 0.5M GREEN; Connector Type A:RJ45 Plug; Connector Type B:RJ45 Plug; Cable Length - Imperial:19.69"; Cable Length - Metric:500mm; Jacket Colour:Green; Cable Assembly Type:Network; Cable Length:0.5m; Colour:Green;;RoHS Compliant: Yes