CLKOUT period jitter, measured at f
參數(shù)資料
型號: PPC5567MVR132
廠商: Freescale Semiconductor
文件頁數(shù): 14/68頁
文件大?。?/td> 0K
描述: MCU 32BIT POWERPC 416-PBGA
標準包裝: 200
系列: MPC55xx Qorivva
核心處理器: e200z6
芯體尺寸: 32-位
速度: 132MHz
連通性: CAN,EBI/EMI,以太網,SCI,SPI
外圍設備: DMA,POR,PWM,WDT
輸入/輸出數(shù): 238
程序存儲器容量: 2MB(2M x 8)
程序存儲器類型: 閃存
RAM 容量: 80K x 8
電壓 - 電源 (Vcc/Vdd): 1.35 V ~ 1.65 V
數(shù)據(jù)轉換器: A/D 40x12b
振蕩器型: 外部
工作溫度: -40°C ~ 125°C
封裝/外殼: 416-BBGA
包裝: 托盤
Electrical Characteristics
MPC5567 Microcontroller Data Sheet, Rev. 2
Freescale
21
19
CLKOUT period jitter, measured at fSYS max: 15, 16
Peak-to-peak jitter (clock edge to clock edge)
Long term jitter (averaged over a 2 ms interval)
CJITTER
5.0
0.01
%
fCLKOUT
20
Frequency modulation range limit 17
(do not exceed fsys maximum)
CMOD
0.8
2.4
%fSYS
21
ICO frequency
fico = [fref_crystal (MFD + 4)] (PREDIV + 1) 18
fico = [fref_ext (MFD + 4)] (PREDIV + 1)
fico
48
fMAX
MHz
22
Predivider output frequency (to PLL)
fPREDIV
420 19
MHz
1 Nominal crystal and external reference values are worst-case not more than 1%. The device operates correctly if the frequency
remains within ± 5% of the specification limit. This tolerance range allows for a slight frequency drift of the crystals over time.
The designer must thoroughly understand the drift margin of the source clock.
2 The 8–20 MHz crystal or external reference values have PLLCFG[2] pulled low.
3 The 20–40 MHz crystal and external reference values have PLLCFG[2] pulled high, and the minimum frequency must be
greater than 20 MHz. Use the 8–20 MHz setting (PLLCFG[2] pulled low) if a 20 MHz crystal or external reference is required.
To exit RESET when using 40 MHz, set PLLCFG[2] to 1.
4 All internal registers retain data at 0 Hz.
5 Up to the maximum frequency rating of the device (refer to Table 1).
6 Loss of reference frequency is defined as the reference frequency detected internally, which transitions the PLL into self-clocked
mode.
7 The PLL operates at self-clocked mode (SCM) frequency when the reference frequency falls below fLOR. SCM frequency is
measured on the CLKOUT ball with the divider set to divide-by-two of the system clock.
NOTE: In SCM, the MFD and PREDIV have no effect and the RFD is bypassed.
8 Use the EXTAL input high voltage parameter when using the FlexCAN oscillator in crystal mode (no quartz crystals or
resonators). (Vextal – Vxtal) must be 400 mV for the oscillator’s comparator to produce the output clock.
9 Use the EXTAL input low voltage parameter when using the FlexCAN oscillator in crystal mode (no quartz crystals or
resonators). (Vxtal –Vextal) must be 400 mV for the oscillator’s comparator to produce the output clock.
10 Ixtal is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded.
11 CPCB_EXTAL and CPCB_XTAL are the measured PCB stray capacitances on EXTAL and XTAL, respectively.
12 This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the
synthesizer control register (SYNCR). From power up with crystal oscillator reference, the lock time also includes the crystal
startup time.
13 PLL is operating in 1:1 PLL mode.
14 VDDE = 3.0–3.6 V.
15 Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum fsys.
Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise
injected into the PLL circuitry via VDDSYN and VSSSYN and variation in crystal oscillator frequency increase the jitter percentage
for a given interval. CLKOUT divider is set to divide-by-two.
16 Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of (jitter + Cmod).
17 Modulation depth selected must not result in fsys value greater than the fsys maximum specified value.
18 fsys = fico (2RFD).
19 Maximum value for dual controller (1:1) mode is (fMAX 2) with the predivider set to 1 (FMPLL_SYNCR[PREDIV] = 0b001).
Table 12. FMPLL Electrical Specifications (continued)
(VDDSYN = 3.0–3.6 V; VSS = VSSSYN = 0.0 V; TA = TL to TH)
Spec
Characteristic
Symbol
Minimum
Maximum
Unit
相關PDF資料
PDF描述
PPC5604BCLL64 MCU 32BIT 512K 64MHZ
PPC5606BCLU64 MCU 32BIT 1M 64MHZ
PPC8309VMAGDCA MPU POWERQUICC II PRO 489-MAP
PS302CSA IC SWITCH SPST 8SOIC
PS321CPA IC SWITCH DUAL SPST 8DIP
相關代理商/技術參數(shù)
參數(shù)描述
PPC5567MVR132R2 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontroller
PPC5567MVR80 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontroller
PPC5567MVR80R2 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontroller
PPC5567MVZ112 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontroller
PPC5567MVZ112R2 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontroller