- 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄3829 > PIC18F4520-I/ML (Microchip Technology)IC MCU FLASH 16KX16 44QFN PDF資料下載
參數(shù)資料
型號:
PIC18F4520-I/ML
廠商:
Microchip Technology
文件頁數(shù):
13/151頁
文件大?。?/td>
0K
描述:
IC MCU FLASH 16KX16 44QFN
產(chǎn)品培訓模塊:
Asynchronous Stimulus
8-bit PIC® Microcontroller Portfolio
標準包裝:
45
系列:
PIC® 18F
核心處理器:
PIC
芯體尺寸:
8-位
速度:
40MHz
連通性:
I²C,SPI,UART/USART
外圍設備:
欠壓檢測/復位,HLVD,POR,PWM,WDT
輸入/輸出數(shù):
36
程序存儲器容量:
32KB(16K x 16)
程序存儲器類型:
閃存
EEPROM 大小:
256 x 8
RAM 容量:
1.5K x 8
電壓 - 電源 (Vcc/Vdd):
4.2 V ~ 5.5 V
數(shù)據(jù)轉(zhuǎn)換器:
A/D 13x10b
振蕩器型:
內(nèi)部
工作溫度:
-40°C ~ 85°C
封裝/外殼:
44-VQFN 裸露焊盤
包裝:
管件
產(chǎn)品目錄頁面:
643 (CN2011-ZH PDF)
配用:
XLT44QFN2-ND - SOCKET TRAN ICE 44QFN/40DIP
AC164322-ND - MODULE SOCKET MPLAB PM3 28/44QFN
444-1001-ND - DEMO BOARD FOR PICMICRO MCU
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁當前第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁
2011-2012 Microchip Technology Inc.PreliminaryDS41579C-page 281PIC16(L)F1782/326.5.2SLAVE RECEPTIONWhen the R/W bit of a matching received address byteis clear, the R/W bit of the SSPSTAT register is cleared.The received address is loaded into the SSPBUF reg-ister and acknowledged.When the overflow condition exists for a receivedaddress, then not Acknowledge is given. An overflowcondition is defined as either bit BF of the SSPSTATregister is set, or bit SSPOV of the SSPCON1 registeris set. The BOEN bit of the SSPCON3 register modifiesthis operation. For more information see Register 26-4.An MSSP interrupt is generated for each transferreddata byte. Flag bit, SSPIF, must be cleared by software.When the SEN bit of the SSPCON2 register is set, SCLwill be held low (clock stretch) following each receivedbyte. The clock must be released by setting the CKPbit of the SSPCON1 register, except sometimes in10-bit mode. See Section 26.2.3 “SPI Master Mode”for more detail.26.5.2.17-bit Addressing ReceptionThis section describes a standard sequence of eventsfor the MSSP module configured as an I2C Slave in7-bit Addressing mode. All decisions made by hard-ware or software and their effect on reception.Figure 26-13 and Figure 26-14 is used as a visualreference for this description.This is a step by step process of what typically mustbe done to accomplish I2C communication.1.Start bit detected.2.S bit of SSPSTAT is set; SSPIF is set if interrupton Start detect is enabled.3.Matching address with R/W bit clear is received.4.The slave pulls SDA low sending an ACK to themaster, and sets SSPIF bit.5.Software clears the SSPIF bit.6.Software reads received address from SSPBUFclearing the BF flag.7.If SEN = 1; Slave software sets CKP bit torelease the SCL line.8.The master clocks out a data byte.9.Slave drives SDA low sending an ACK to themaster, and sets SSPIF bit.10. Software clears SSPIF.11. Software reads the received byte from SSPBUFclearing BF.12. Steps 8-12 are repeated for all received bytesfrom the master.13. Master sends Stop condition, setting P bit ofSSPSTAT, and the bus goes idle.26.5.2.27-bit Reception with AHEN and DHENSlave device reception with AHEN and DHEN setoperate the same as without these options with extrainterrupts and clock stretching added after the 8th fall-ing edge of SCL. These additional interrupts allow theslave software to decide whether it wants to ACK thereceive address or data byte, rather than the hard-ware. This functionality adds support for PMBus thatwas not present on previous versions of this module.This list describes the steps that need to be taken byslave software to use these options for I2C communi-cation. Figure 26-15 displays a module using bothaddress and data holding. Figure 26-16 includes theoperation with the SEN bit of the SSPCON2 registerset.1.S bit of SSPSTAT is set; SSPIF is set if interrupton Start detect is enabled.2.Matching address with R/W bit clear is clockedin. SSPIF is set and CKP cleared after the 8thfalling edge of SCL.3.Slave clears the SSPIF.4.Slave can look at the ACKTIM bit of theSSPCON3 register to determine if the SSPIFwas after or before the ACK.5.Slave reads the address value from SSPBUF,clearing the BF flag.6.Slave sets ACK value clocked out to the masterby setting ACKDT.7.Slave releases the clock by setting CKP.8.SSPIF is set after an ACK, not after a NACK.9.If SEN = 1 the slave hardware will stretch theclock after the ACK.10. Slave clears SSPIF.11. SSPIF set and CKP cleared after 8th fallingedge of SCL for a received data byte.12. Slave looks at ACKTIM bit of SSPCON3 todetermine the source of the interrupt.13. Slave reads the received data from SSPBUFclearing BF.14. Steps 7-14 are the same for each received databyte.15. Communication is ended by either the slavesending an ACK = 1, or the master sending aStop condition. If a Stop is sent and Interrupt onStop Detect is disabled, the slave will only knowby polling the P bit of the SSTSTAT register.Note:SSPIF is still set after the 9th falling edge ofSCL even if there is no clock stretching andBF has been cleared. Only if NACK is sentto master is SSPIF not set
相關(guān)PDF資料
PDF描述
ATTINY44-20PU
IC MCU AVR 4K FLASH 20MHZ 14-DIP
ATTINY44-20MU
IC MCU AVR 4K FLASH 20MHZ 20-QFN
PIC18LF4520-I/PT
IC MCU FLASH 16KX16 44TQFP
PIC16C773-I/SP
IC MCU OTP 4KX14 A/D PWM 28DIP
ATTINY15L-1PU
IC MCU AVR 1K FLASH 1.6MHZ 8-DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PIC18F4520T-E/ML
功能描述:8位微控制器 -MCU 32KB 1536 RAM 36I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC18F4520T-I/ML
功能描述:8位微控制器 -MCU 32KB 1536 RAM 36I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC18F4520T-I/PT
功能描述:8位微控制器 -MCU 32KB 1536 RAM 36I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC18F4520T-I/PT-CUT TAPE
制造商:Microchip 功能描述:PIC18 Series 1.5 kB RAM 32 kB Flash 8-Bit Microcontroller - TQFP-44
PIC18F4523-E/ML
功能描述:8位微控制器 -MCU 32KB 1536 RAM 36I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
發(fā)布緊急采購,3分鐘左右您將得到回復。
- VIP會員服務 |
- 廣告服務 |
- 付款方式 |
- 聯(lián)系我們 |
- 招聘銷售 |
- 免責條款 |
- 網(wǎng)站地圖