參數(shù)資料
型號(hào): PDSP16350/B0/AC
廠商: ZARLINK SEMICONDUCTOR INC
元件分類: 數(shù)字信號(hào)處理外設(shè)
英文描述: 34-BIT, DSP-NUM CONTROLLED OSCILLATOR, CPGA84
封裝: PGA-84
文件頁數(shù): 9/13頁
文件大?。?/td> 256K
代理商: PDSP16350/B0/AC
PDSP16350
4
SIGNAL
DESCRIPTION
DIN33:0
Data bus for the input register. This input register provides a 34 bit, incremental or absolute, phase
value, if the mode pin is low. Alternatively if the mode pin is high, it provides either an 18 bit phase
increment value, via D17:0, and a 16 bit scale value via D33:18 or a 34 bit phase increment value
depending on the JUMP input see below.
SIN15:0
16 bit sine output data in fractional two’s complement format.
COS15:0
16 bit cosine output data in fractional two’s complement format.
CEN
Clock enable for the data input register. When low, data will be latched on the rising edge of the clock.
When high data will be retained in the input register.
MODE
Mode control input. When low, data in the input register is interpreted as either a 34 bit phase increment
value or a 34 bit absolute phase value. When high, the output multipliers are enabled and will scale the
waveforms with the upper 16 bits in the input register. The phase increment is loaded from the the lower
18 bits. The full 34 bit phase increment register can also be loaded using JUMP see below.
JUMP
With MODE low (Frequency or Phase Modulation)
When low JUMP will allow normal phase incrementing to occur. When high, the data on the input pins
will be interpreted as a 34 bit absolute phase value to replace the present value in the accumulator.
JUMP is internally latched to match the delay through the data input register, and to allow data in the
internal pipeline to be correctly processed. CEN must also be low to latch the required data from DIN.
When Mode is high (Amplitude Modulation)
When low JUMP will allow normal phase incrementing to occur, with the phase increment value taken
from the lower 18 data inputs. When high, the data on the input pins will replace the full 34 bits of the
phase increment register. CEN must also be low to latch the required data.
RES
When high will clear the phase accumulator and phase increment registers, after data in the internal
pipeline has been correctly processed.
CLK
Input clock.
OES
Output enable for SIN 15:0. Outputs are high impedance when OES is high.
OEC
Output enable for COS15:0. Outputs are high impedance when OEC is high.
VIN
Valid input flag. A delayed version of this input is available on the VOUT pin, with the delay matching
the data processing pipeline delay. This input has no other internal function.
VOUT
Valid output flag. See above.
GND
Five ground pins. All must be connected.
VCC
Four +5V pins. All must be connected.
Table 1. Pin Description
相關(guān)PDF資料
PDF描述
PDSP16488AMAACBR 16-BIT, DSP-CONVOLVER, CPGA84
PE-0402CD2N2KTT 1 ELEMENT, 0.0022 uH, CERAMIC-CORE, GENERAL PURPOSE INDUCTOR, SMD
PE-0402CD6N2JTT 1 ELEMENT, 0.0062 uH, CERAMIC-CORE, GENERAL PURPOSE INDUCTOR, SMD
PE-0805CX470KBT 1 ELEMENT, 0.047 uH, CERAMIC-CORE, GENERAL PURPOSE INDUCTOR, SMD
PE-0805CX681KBT 1 ELEMENT, 0.68 uH, CERAMIC-CORE, GENERAL PURPOSE INDUCTOR, SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PDSP16350B0GC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Trigonometric Function Generator
PDSP16350C0AC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Trigonometric Function Generator
PDSP16350C0GC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Trigonometric Function Generator
PDSP16401 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
PDSP16401A 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC