• 參數(shù)資料
    型號: OR2T04A-5PS144
    廠商: Electronic Theatre Controls, Inc.
    元件分類: FPGA
    英文描述: Field-Programmable Gate Arrays
    中文描述: 現(xiàn)場可編程門陣列
    文件頁數(shù): 40/192頁
    文件大?。?/td> 3148K
    代理商: OR2T04A-5PS144
    第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁當(dāng)前第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁
    40
    Lucent Technologies Inc.
    Data Sheet
    June 1999
    ORCA Series 2 FPGAs
    FPGA States of Operation
    Prior to becoming operational, the FPGA goes through a
    sequence of states, including initialization, configuration,
    and start-up. Figure 36 outlines these three FPGA
    states.
    5-4529(F).r6
    Figure 36. FPGA States of Operation
    Initialization
    Upon powerup, the device goes through an initialization
    process. First, an internal power-on-reset circuit is trig-
    gered when power is applied. When V
    DD
    reaches the
    voltage at which portions of the FPGA begin to operate
    (2.5 V to 3 V for the OR2CxxA, 2.2 V to 2.7 V for the
    OR2TxxA/OR2TxxB), the I/Os are configured based on
    the configuration mode, as determined by the mode
    select inputs M[2:0]. A time-out delay is initiated when
    V
    DD
    reaches between 3.0 V and 4.0 V (OR2CxxA) or
    2.7 V to 3.0 V (OR2TxxA/2TxxB) to allow the power
    supply voltage to stabilize. The INIT and DONE outputs
    are low. At powerup, if V
    DD
    does not rise from 2.0 V to
    V
    DD
    in less than 25 ms, the user should delay configu-
    ration by inputting a low into INIT, PRGM, or RESET
    until V
    DD
    is greater than the recommended minimum
    operating voltage (4.75 V for OR2CxxA commercial
    devices and 3.0 V for OR2TxxA/B devices).
    At the end of initialization, the default configuration
    option is that the configuration RAM is written to a low
    state. This prevents shorts prior to configuration. As a
    configuration option, after the first configuration (i.e., at
    reconfiguration), the user can reconfigure without
    clearing the internal configuration RAM first.
    The active-low, open-drain initialization signal INIT is
    released and must be pulled high by an external resis-
    tor when initialization is complete. To synchronize the
    configuration of multiple FPGAs, one or more INIT pins
    should be wire-ANDed. If INIT is held low by one or
    more FPGAs or an external device, the FPGA remains
    in the initialization state. INIT can be used to signal that
    the FPGAs are not yet initialized. After INIT goes high
    for two internal clock cycles, the mode lines (M[3:0])
    are sampled and the FPGA enters the configuration
    state.
    The high during configuration (HDC), low during config-
    uration (LDC), and DONE signals are active outputs in
    the FPGA’s initialization and configuration states. HDC,
    LDC, and DONE can be used to provide control of
    external logic signals such as reset, bus enable, or
    PROM enable during configuration. For parallel master
    configuration modes, these signals provide PROM
    enable control and allow the data pins to be shared
    with user logic signals.
    If configuration has begun, an assertion of RESET or
    PRGM initiates an abort, returning the FPGA to the ini-
    tialization state. The PRGM and RESET pins must be
    pulled back high before the FPGA will enter the config-
    uration state. During the start-up and operating states,
    only the assertion of PRGM causes a reconfiguration.
    In the master configuration modes, the FPGA is the
    source of configuration clock (CCLK). In this mode, the
    initialization state is extended to ensure that, in daisy-
    chain operation, all daisy-chained slave devices are
    ready. Independent of differences in clock rates, master
    mode devices remain in the initialization state an addi-
    tional six internal clock cycles after INIT goes high.
    When configuration is initiated, a counter in the FPGA
    is set to 0 and begins to count configuration clock
    cycles applied to the FPGA. As each configuration data
    frame is supplied to the FPGA, it is internally assem-
    bled into data words. Each data word is loaded into the
    internal configuration memory. The configuration load-
    ing process is complete when the internal length count
    equals the loaded length count in the length count field,
    and the required end of configuration frame is written.
    – ACTIVE I/O
    – RELEASE INTERNAL RESET
    – DONE GOES HIGH
    START-UP
    INITIALIZATION
    CONFIGURATION
    RESET
    OR
    PRGM
    LOW
    PRGM
    LOW
    – CLEAR CONFIGURATION MEMORY
    – INIT LOW, HDC HIGH, LDC LOW
    OPERATION
    POWERUP
    – POWER-ON TIME DELAY
    – M[3:0] MODE IS SELECTED
    – CONFIGURATION DATA FRAME WRITTEN
    – INIT HIGH, HDC HIGH, LDC LOW
    – DOUT ACTIVE
    YES
    NO
    NO
    RESET,
    INIT,
    OR
    PRGM
    LOW
    BIT
    ERROR
    YES
    相關(guān)PDF資料
    PDF描述
    OR2C40A-5S304 Field-Programmable Gate Arrays
    OR2C40A-5S432 Field-Programmable Gate Arrays
    OR2T04A-6BA160I Field-Programmable Gate Arrays
    OR2T04A-6J84 Field-Programmable Gate Arrays
    OR2C40A-7J432 Field-Programmable Gate Arrays
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    OR2T04A-5PS144I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-5PS160 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-5PS160I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-5PS208 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-5PS208I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Gate Arrays