• <label id="w1t0v"><menu id="w1t0v"></menu></label>
    <em id="w1t0v"></em>
    <thead id="w1t0v"></thead>
  • 參數(shù)資料
    型號(hào): OR2T04A-2J160
    廠(chǎng)商: Electronic Theatre Controls, Inc.
    元件分類(lèi): FPGA
    英文描述: Field-Programmable Gate Arrays
    中文描述: 現(xiàn)場(chǎng)可編程門(mén)陣列
    文件頁(yè)數(shù): 52/192頁(yè)
    文件大小: 3148K
    代理商: OR2T04A-2J160
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)當(dāng)前第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)
    52
    Lucent Technologies Inc.
    Data Sheet
    June 1999
    ORCA Series 2 FPGAs
    Special Function Blocks
    Special function blocks in the Series 2 provide extra
    capabilities beyond general FPGA operation. These
    blocks reside in the corners of the FPGA array.
    Single Function Blocks
    Most of the special function blocks perform a specific
    dedicated function. These functions are data/configura-
    tion readback control, global 3-state control (TS_ALL),
    internal oscillator generation, global set/reset (GSRN),
    and start-up logic.
    Readback Logic
    The readback logic is located in the upper right corner
    of the FPGA.
    Readback is used to read back the configuration data
    and, optionally, the state of the PFU outputs. A read-
    back operation can be done while the FPGA is in nor-
    mal system operation. The readback operation cannot
    be daisy-chained. To use readback, the user selects
    options in the bit stream generator in the ORCA
    Foundry Development System.
    Table 11 provides readback options selected in the bit
    stream generator tool. The table provides the number
    of times that the configuration data can be read back.
    This is intended primarily to give the user control over
    the security of the FPGA’s configuration program. The
    user can prohibit readback (0), allow a single readback
    (1), or allow unrestricted readback (U).
    Table 11. Readback Options
    The pins used for readback are readback data
    (RD_DATA), read configuration (
    RD_CFG
    ), and configu-
    ration clock (CCLK). A readback operation is initiated
    by a high-to-low transition on
    RD_CFG
    . The
    RD_CFG
    input must remain low during the readback operation.
    The readback operation can be restarted at frame 0 by
    driving the
    RD_CFG
    pin high, applying at least two ris-
    ing edges of CCLK, and then driving
    RD_CFG
    low
    again. One bit of data is shifted out on RD_DATA at the
    rising edge of CCLK. The first start bit of the readback
    frame is transmitted out several cycles after the first ris-
    ing edge of CCLK after
    RD_CFG
    is input low (see Table
    48, Readback Timing Characteristics in the Timing
    Characteristics section).
    It should be noted that the RD_DATA output pin is also
    used as the dedicated boundary-scan output pin, TDO.
    If this pin is being used as TDO, the RD_DATA output
    from readback can be routed internally to any other pin
    desired. The
    RD_CFG
    input pin is also used to control
    the global 3-state (TS_ALL) function. Before and during
    configuration, the TS_ALL signal is always driven by
    the
    RD_CFG
    input and readback is disabled. After con-
    figuration, the selection as to whether this input drives
    the readback or global 3-state function is determined
    by a set of bit stream options. If used as the
    RD_CFG
    input for readback, the internal TS_ALL input can be
    routed internally to be driven by any input pin.
    The readback frame contains the configuration data
    and the state of the internal logic. During readback, the
    value of all five PFU outputs can be captured. The fol-
    lowing options are allowed when doing a capture of the
    PFU outputs.
    1. Do not capture data (the data written to the capture
    RAMs, usually 0, will be read back).
    2. Capture data upon entering readback.
    3. Capture data based upon a configurable signal
    internal to the FPGA. If this signal is tied to
    logic 0, capture RAMs are written continuously.
    4. Capture data on either options 2 or 3 above.
    The readback frame has a similar, but not identical, for-
    mat to the configuration frame. This eases a bitwise
    comparison between the configuration and readback
    data. The readback data is not inverted. Every data
    frame has one low start bit and one high stop bit. The
    preamble, including the length count field, is not part of
    the readback frame. The readback frame contains
    states in locations not used in the configuration. These
    locations need to be masked out when comparing the
    configuration and readback frames. The development
    system optionally provides a readback bit stream to
    compare to readback from the FPGA. Also note that if
    any of the LUTs are used as RAM and new data is writ-
    ten to them, these bits will not have the same values as
    the original configuration data frame either.
    Option
    Function
    0
    1
    U
    Prohibit Readback
    Allow One Readback Only
    Allow Unrestricted Number of Readbacks
    相關(guān)PDF資料
    PDF描述
    OR2T04A-2J160I Field-Programmable Gate Arrays
    OR2T04A-2J208 Field-Programmable Gate Arrays
    OR2T04A-2J208I Field-Programmable Gate Arrays
    OR2T04A Field-Programmable Gate Arrays
    OR2C40A Field-Programmable Gate Arrays
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    OR2T04A-2J160I 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-2J208 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-2J208I 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-2J84 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Field-Programmable Gate Arrays
    OR2T04A-2J84I 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Field-Programmable Gate Arrays