• <form id="u5zrh"></form>
  • <var id="u5zrh"></var>
  • <form id="u5zrh"><meter id="u5zrh"></meter></form>
    <dfn id="u5zrh"><input id="u5zrh"></input></dfn>
      參數(shù)資料
      型號: OR2C40A-3PS352
      廠商: Electronic Theatre Controls, Inc.
      元件分類: FPGA
      英文描述: Field-Programmable Gate Arrays
      中文描述: 現(xiàn)場可編程門陣列
      文件頁數(shù): 12/192頁
      文件大?。?/td> 3148K
      代理商: OR2C40A-3PS352
      第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁當(dāng)前第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁
      12
      Lucent Technologies Inc.
      Data Sheet
      June 1999
      ORCA Series 2 FPGAs
      Programmable Logic Cells
      (continued)
      Asynchronous Memory Modes—MA and MB
      The LUT in the PFU can be configured as either read/
      write or read-only memory. A read/write address
      (A[3:0], B[3:0]), write data (WD[1:0], WD[3:2]), and two
      write-enable (WE) ports are used for memory. In asyn-
      chronous memory mode, each HLUT can be used as a
      16 x 2 memory. Each HLUT is configured indepen-
      dently, allowing functions such as a 16 x 2 memory in
      one HLUT and a logic function of five input variables or
      less in the other HLUT.
      Figure 12 illustrates the use of the LUT for a 16 x 4
      memory. When the LUTs are used as memory, there
      are independent address, input data, and output data
      buses. If the LUT is used as a 16 x 4 read/write mem-
      ory, the A[3:0] and B[3:0] ports are address inputs
      (A[3:0]). The A4 and B4 ports are write-enable (WE)
      signals. The WD[3:0] inputs are the data inputs. The
      F[3:0] data outputs can be routed out on the O[4:0]
      PFU outputs or to the latch/FF D[3:0] inputs.
      5-2757(F).r3
      Figure 12. MA/MB Mode—16 x 4 RAM
      To increase memory word depth above 16 (e.g., 32 x
      4), two or more PLCs can be used. The address and
      write data inputs for the two or more PLCs are tied
      together (bit by bit), and the data outputs are routed
      through the four 3-statable BIDIs available in each PFU
      and are then tied together (bit by bit).
      The control signal of the 3-statable BIDIs, called a RAM
      bank-enable, is created from a decode of upper
      address bits. The RAM bank-enable is then used to
      enable 4 bits of data from a PLC onto the read data
      bus.
      The ORCASeries 2 series also has a new AND func-
      tion available for each PFU in RAM mode. The inputs to
      this function are the write-enable (WE) signal and the
      write-port enable (WPE) signal. The write-enable sig-
      nal is A4 for HLUTA and B4 for HLUTB, while the other
      input into the AND gates for both HLUTs is the write-
      port enable, input on C0 or CIN. Generally, the WPE
      input is driven by the same RAM bank-enable signal
      that controls the BIDIs in each PFU.
      The selection of which RAM bank to write data into
      does not require the use of LUTs from other PFUs, as
      in previous ORCA architectures. This reduces the num-
      ber of PFUs required for RAMs larger than 16 words in
      depth. Note that if either HLUT is in MA/MB mode, then
      the same WPE is active for both HLUTs.
      To increase the memory’s word size (e.g., 16 x 8), two
      or more PLCs are used again. The address, write-
      enable, and write-port enable of the PLCs are tied
      together (bit by bit), and the data is different for each
      PLC. Increasing both the address locations and word
      size is done by using a combination of these two tech-
      niques.
      The LUT can be used simultaneously for both memory
      and a combinatorial logic function. Figure 13 shows the
      use of a LUT implementing a 16 x 2 RAM (HLUTA) and
      any function of up to five input variables (HLUTB).
      5-2845(F).a.r1
      Figure 13. MA/F5 Mode—16 x 2 Memory and One
      Function of Five Input Variables
      A3
      A3
      A2
      A1
      A0
      WD3
      WD2
      A2
      A1
      A0
      WD3
      WD2
      F3
      WD1
      WD0
      B3
      B2
      B1
      B0
      WD0
      B3
      B2
      B1
      B0
      F1
      F0
      WD1
      A4
      B4
      WEA
      WEB
      HLUTA
      HLUTB
      WPE
      C0
      C0
      QLUT3
      QLUT2
      F3
      QLUT1
      QLUT0
      B4
      B3
      B2
      B1
      B0
      F0
      WEA
      A3
      A2
      A1
      A0
      B4
      B3
      B2
      B1
      B0
      A4
      A3
      A2
      A1
      A0
      HLUTA
      HLUTB
      F2
      WD3
      WPE
      WD3
      C0
      相關(guān)PDF資料
      PDF描述
      OR2C40A-3PS352I CAP 1000PF 100V 20% NP0(C0G) SMD-0805 BULK TIN/LEAD/ALLOY S-MIL-PRF-55681
      OR2C40A-3PS432 Field-Programmable Gate Arrays
      OR2C40A-3PS432I Field-Programmable Gate Arrays
      OR2C40A-3S208 Field-Programmable Gate Arrays
      OR2C40A-3S208I Field-Programmable Gate Arrays
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      OR2C40A4BC432-DB 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Lattice Semiconductor Corporation 功能描述:
      OR2C40A4PS208-DB 功能描述:FPGA - 現(xiàn)場可編程門陣列 3600 LUT 342 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
      OR2C40A4PS208I-DB 功能描述:FPGA - 現(xiàn)場可編程門陣列 3600 LUT 342 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
      OR2C40A4PS240-DB 功能描述:FPGA - 現(xiàn)場可編程門陣列 Use LatticeECP/EC or LatticeXP RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
      OR2C40A4PS304-DB 功能描述:FPGA - 現(xiàn)場可編程門陣列 Use ECP/EC or XP RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256