
OP275
REV. A
–3–
Parameter
Symbol
Conditions
Limit
Units
Offset Voltage
Input Bias Current
Input Offset Current
Input Voltage Range
1
Common-Mode Rejection Ratio
Power Supply Rejection Ratio
Large Signal Voltage Gain
Output Voltage Range
Supply Current
V
OS
I
B
I
OS
V
CM
CMRR
PSRR
A
VO
V
O
I
SY
1
350
50
±
10.5
80
85
250
±
13.5
5
mV max
nA max
nA max
V min
dB min
dB min
V/mV min
V min
mA max
V
CM
= 0 V
V
CM
= 0 V
V
CM
=
±
10.5 V
V =
±
4.5 V to
±
18 V
R
L
= 2 k
R
L
= 10 k
V
O
= 0 V, R
L
=
∞
NOTES
Electrical tests and wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard
product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing.
1
Guaranteed by CMRR test.
Specifications subject to change without notice.
WAFER TEST LIMITS
(@ V
S
=
6
15.0 V, T
A
= +25
8
C unless otherwise noted)
ABSOLUTE MAXIMUM RATINGS
1
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
±
22 V
Input Voltage
2
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
±
22 V
Differential Input Voltage
2
. . . . . . . . . . . . . . . . . . . . . . .
±
7.5 V
Output Short-Circuit Duration to GND
3
. . . . . . . . . Indefinite
Storage Temperature Range
P, S Package . . . . . . . . . . . . . . . . . . . . . . . .–65
°
C to +150
°
C
Operating Temperature Range
OP275G . . . . . . . . . . . . . . . . . . . . . . . . . . . .–40
°
C to +85
°
C
Junction Temperature Range
P, S Package . . . . . . . . . . . . . . . . . . . . . . . .–65
°
C to +150
°
C
Lead Temperature Range (Soldering, 60 sec) . . . . . . . +300
°
C
Package Type
θ
JA4
θ
JC
Units
8-Pin Plastic DIP (P)
8-Pin SOIC (S)
103
158
43
43
C/W
°
C/W
NOTES
1
Absolute maximum ratings apply to both DICE and packaged parts, unless
otherwise noted.
2
For supply voltages greater than
±
22 V, the absolute maximum input voltage is
equal to the supply voltage.
3
Shorts to either supply may destroy the device. See data sheet for full details.
4
θ
JA
is specified for the worst case conditions, i.e.,
θ
JA
is specified for device in socket
for cerdip, P-DIP, and LCC packages;
θ
JA
is specified for device soldered in circuit
board for SOIC package.
WARNING!
ESD SENSITIVE DEVICE
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the OP275 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
ORDERING GUIDE
Model
Temperature Range
Package Option
OP275GP
OP275GS
OP275GSR
OP275GBC
–40
°
C to +85
°
C
–40
°
C to +85
°
C
–40
°
C to +85
°
C
+25
°
C
8-Pin Plastic DIP
8-Pin SOIC
SO-8 Reel, 2500 pcs.
DICE
DICE CHARACTERISTICS
Die Size 0.070
×
0.108 in. (7,560 sq. mils)
Substrate is connected to V–