參數(shù)資料
型號: NIS5102QP1HT1
廠商: ON SEMICONDUCTOR
元件分類: 電源管理
英文描述: High Side SMART HotPlug IC/Inrush Limiter/Circuit Breaker
中文描述: 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, DSO12
封裝: 9 X 9 MM, PLLP-12
文件頁數(shù): 9/14頁
文件大?。?/td> 150K
代理商: NIS5102QP1HT1
NIS5102
http://onsemi.com
9
OPERATING DESCRIPTION
Operation
The NIS5102 has a variety of shutdown and protection
features that make this part extremely versatile as well as
rugged. For the unit to operate, the input voltage must be
within the operating range of the part which is set by the
UVLO and OVLO bias resistors. The enable must also be
high for operation. Current and thermal limit circuits
constantly monitor the operation and will protect the unit if
either of these parameters exceeds its preset limit.
An additional shutdown method, is the use of the OVLO
pin, which can be tied in parallel. This allows multiple units
to be either operated in parallel, and will shutdown and turn
on simultaneously for any fault other than an overvoltage, or
it allows these hot plug devices to control independent loads,
and shutdown and turn on simultaneously.
Faults
Once the load capacitance is charged, the SENSEFET
will become fully enhanced as long as the current does not
reach the current limit threshold, or is shutdown due to an
overvoltage, undervoltage or thermal fault. Both the UVLO
and OVLO circuits incorporate hysteresis to assure clean
turnon and turnoffs with no chatter. The thermal latching
circuit will require the input power to be recycled to resume
operation after a fault. The current limit is always active, so
any transient or overload will always be limited.
Circuit Description
Enable/Timer
The enable/timer pin can function either as a direct enable
pin, or as a time delay. In the enable mode, an open collector
device is connected to this pin. When the device is in its low
impedance mode, this pin is low and the operation of the chip
is disabled. If a time delay is required, a capacitor is added
to this pin. Figure 17 shows the equivalent circuit for the
enable.
Figure 17. Enable/Timer Circuit
Enable/
Timer
80 A
+
2.2 V
Enabled
NIS5102
If a capacitor is added without an open collector device,
the turn on will be delayed from the time at which the UVLO
voltage is reached. If an open collector device is also used,
the delay will start from the time that it goes into its high
impedance state. The capacitor is charged by an internal
current source.
There is an inherent delay in the turn on of the hot plug
device, due to the method of gate drive used. The gate of the
power FET is charged through a high impedance resistor,
and from the time that the gate starts charging until the time
that it reaches its threshold voltage, there will be no
conduction. Once the gate reaches its threshold voltage, the
output current will begin a controlled ramp up phase.
This delay will be added to any timing delay due to the
enable/timer circuit.
Power Good
The power good circuit monitors the V
GS
voltage of the
power SENSEFET and compares it with the output voltage
of the internal charge pump. Once the V
GS
of the power
SENSEFET reaches around 90% of the internal charge
pump output voltage, the power good will change its state
from low impedance to high impedance but only after the
power good delay has elapsed. Figure 10 shows the power
good behavior during the startup of the NIS5102 device, an
external pullup resistor from power good to V
CC
was used.
The power good will change its state from high impedance
to low impedance in the event of any fault condition such as
short circuit and overvoltage.
Undervoltage Lockout
The UVLO circuit holds the chip off when the input
voltage is less than the turnon limit. It includes internal
hysteresis to assure clean on/off switching. An internal
divider sets the turnon voltage level at 16 V. This voltage
can be reduced by adding an external resistor from the
UVLO pin to the V
CC
pin. The equivalent circuit is shown
in Figure 18.
相關(guān)PDF資料
PDF描述
NIS5102QP1HT1G High Side SMART HotPlug IC/Inrush Limiter/Circuit Breaker
NIS5102QP2HT1 High Side SMART HotPlug IC/Inrush Limiter/Circuit Breaker
NIS5102QP2HT1G +12 V Telecom Power Conversion Solutions
NIS5102 High Side SMART HotPlug IC/Inrush Limiter/Circuit Breaker(高邊SMART熱插拔電路/浪涌電流限制器/電路保護(hù)器)
NIS510X Low cap. diode array for 2 Line High Speed USB protection devic
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
NIS5102QP1HT1G 功能描述:熱插拔功率分布 MI HI SDE SMRT HOTPLUG RoHS:否 制造商:Texas Instruments 產(chǎn)品:Controllers & Switches 電流限制: 電源電壓-最大:7 V 電源電壓-最小:- 0.3 V 工作溫度范圍: 功率耗散: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Tube
NIS5102QP2HT1 功能描述:熱插拔功率分布 MI HI SDE SMRT HOTPLUG RoHS:否 制造商:Texas Instruments 產(chǎn)品:Controllers & Switches 電流限制: 電源電壓-最大:7 V 電源電壓-最小:- 0.3 V 工作溫度范圍: 功率耗散: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Tube
NIS5102QP2HT1G 功能描述:熱插拔功率分布 MI HI SDE SMRT HOTPLUG RoHS:否 制造商:Texas Instruments 產(chǎn)品:Controllers & Switches 電流限制: 電源電壓-最大:7 V 電源電壓-最小:- 0.3 V 工作溫度范圍: 功率耗散: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Tube
NIS510X 制造商:ONSEMI 制造商全稱:ON Semiconductor 功能描述:Low cap. diode array for 2 Line High Speed USB protection devic
NIS5112 制造商:ONSEMI 制造商全稱:ON Semiconductor 功能描述:Electronic Fuse