參數(shù)資料
型號: MU9C8K64-35TDC
廠商: Electronic Theatre Controls, Inc.
英文描述: MU9C Routing Coprocessor (RCP) Family
中文描述: MU9C路由協(xié)處理器(RCP)的家庭
文件頁數(shù): 20/30頁
文件大?。?/td> 611K
代理商: MU9C8K64-35TDC
MU
9
C Binary Routing Coprocessor (RCP) Family
Control State Descriptions
20
Rev.
6
Control State:
Move Data from Highest-Priority
Matching Location to Comparand
Register
MOV CR,[HPM]{MRnnn}
XXX nnn 001 110
Mnemonic:
Binary Op-Code:
/W: HIGH /AV: HIGH PA:AA: HPMA Scope: HPD
Description:
Moves data from the Highest-Priority Match
address from the previous Comparison cycle to the
Comparand register. The move is masked by the contents
of Mask Register nnn. When nnn=000 no mask is used;
when masking is selected, only bits in the addressed
location that correspond to LOW values in the selected
mask register are updated. Note that the /VB line is not
driven during this operation. DSC must be LOW.
COMPARISON
Control State:
Compare Comparand Register
with Memory Array
CMP CR,{MRnnn}
XXX nnn 011 000
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS
Description:
The Comparand register is compared with
all locations in the Memory array that have their Validity
bits set LOW. The comparison is masked by the contents
of Mask Register nnn. When nnn=000 no mask is used;
when masking is selected, only bits that correspond to
LOW values in the selected mask register are compared.
DSC must be LOW.
Control State:
Compare Data Bus with Memory
Array
CMPs DQ,{MRnnn}
XXX nnn 011 001
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS
Description:
A comparand is formed such that bits 63-32
(DSC LOW) or 31-0 (DSC HIGH) of the Comparand
register provide bits 63-32 (DSC LOW) or 31-0 (DSC
HIGH) of the comparand, and bits 31-0 of the DQ bus
provide bits 31-0 (DSC LOW) or 63-32 (DSC HIGH) of
the comparand. This comparand is compared with all
locations in the Memory array that have their Validity bits
set LOW. The comparison is masked by the contents of
Mask Register nnn. When nnn=000 no mask is used; when
masking is selected, only bits that correspond to LOW
values in the selected mask register are compared.
Control State:
Compare Data Bus with Memory
Array; Write Data Bus to
Comparand Register
CMPWs DQ,{MRnnn}
XXX nnn 011 010
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS
Description:
The data from the DQ31–0 bus is written to
bits 31–0 (DSC LOW) or 63–32 (DSC HIGH) of the
Comparand register. The data from the 64 bit Comparand
register then is compared with all locations in the Memory
array that have their Validity bits set LOW. The
comparison is masked by the contents of Mask Register
nnn. When nnn=000 no mask is used. Note that the
selected mask register masks the comparison and not the
write to Comparand register.
Control State:
Advance to Next Matching
Location
NEXT
XXX nnn 011 011
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: HPMA Scope: HPD
Description:
Advances the Match address to the next
matching location when the previous Comparison cycle
resulted in a multiple match. The /MF flag will go HIGH
when all matches have been exhausted, therefore the
scheme operates in vertically cascaded systems through
the priority daisy chain. DSC must be LOW.
相關(guān)PDF資料
PDF描述
MU9C8K64-40TDC MU9C Routing Coprocessor (RCP) Family
MU9C8K64-40TDI MU9C Routing Coprocessor (RCP) Family
MU9C8K64-50TDC MU9C Routing Coprocessor (RCP) Family
MU9C8K64-50TDI MU9C Routing Coprocessor (RCP) Family
MU9C8K64-70TDC MU9C Routing Coprocessor (RCP) Family
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MU9C8K64-40TDC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family
MU9C8K64-40TDI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family
MU9C8K64-50TDC 制造商:MUSIC 制造商全稱:MUSIC Semiconductors 功能描述:MU9C RCP Family
MU9C8K64-50TDI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family
MU9C8K64-70TDC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family