參數(shù)資料
型號: MU9C8K64-12TDC
廠商: Electronic Theatre Controls, Inc.
英文描述: MU9C Routing Coprocessor (RCP) Family
中文描述: MU9C路由協(xié)處理器(RCP)的家庭
文件頁數(shù): 19/30頁
文件大小: 611K
代理商: MU9C8K64-12TDC
Control State Descriptions
MU
9
C Binary Routing Coprocessor (RCP) Family
Rev.
6
19
Control State:
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: NFA Scope: NFD
Description:
Writes data from the DQ31-0 bus to bits
31-0 (DSC LOW) or 63-32 (DSC HIGH) of the next free
location in the Memory array. In a vertically cascaded
system, the write will take place in the device whose
/FI=LOW and /FF=HIGH, and at the highest-priority
location whose Validity bit is set HIGH. The validity of
the location is set by the state of the /VB input, /VB =
LOW: Valid, /VB = HIGH: Empty. The write is masked by
bits 31-0 (DSC LOW) or 63-32 (DSC HIGH) of the
contents of Mask Register nnn. When nnn=000 no mask is
used; when masking is selected, only bits in the addressed
location that correspond to LOW values in the selected
mask register are updated.
Write at Next Free Address
WRs[NFA]{MRnnn}
XXX nnn 000 001
Control State:
Read Highest-Priority
Matching Location;
Increment Match Address
RDs[HPM]; NEXT
XXX XXX 000 001
Mnemonic:
Binary Op-Code:
/W: HIGH /AV: HIGH PA:AA: HPMA Scope: HPD
Description:
Reads data from bits 31-0 (DSC LOW) or
63-32 (DSC HIGH) of the location defined by the
highest-priority matching location to the DQ31-0 bus. In
the event that the previous Comparison cycle resulted in a
mismatch, the DQ31-0 bus will remain in high-impedance.
The Next Highest-Priority Matching location is selected
and its address appears on the PA:AA bus lines.
DATA MOVE
Control State:
Move Data from Comparand
Register to Memory Indirect
MOV [AR],CR{MRnnn}
XXX nnn 001 100
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: aaa Scope: AS
Description:
Moves data from the Comparand register to
the memory address defined by the contents of the
Address register. The validity of the location is set by the
state of the /VB input, /VB = LOW: Valid, /VB = HIGH:
Empty. The move is masked by the contents of Mask
Register nnn. When nnn=000 no mask is used; when
masking is selected, only bits in the addressed location
that correspond to LOW values in the selected mask
register are updated. DSC must be LOW.
Control State:
Move Data from Memory to
Comparand Register Indirect
MOV CR,[AR]{MRnnn}
XXX nnn 001 100
Mnemonic:
Binary Op-Code:
/W: HIGH /AV: HIGH PA:AA: aaa Scope: AS
Description:
Moves data from the memory address
defined by the contents of the Address register to the
Comparand register. The move is masked by the contents
of Mask Register nnn. When nnn=000 no mask is used;
when masking is selected, only bits in the addressed
location that correspond to LOW values in the selected
mask register are updated. Note that the /VB line is not
driven during this operation. DSC must be LOW.
Control State:
Move Data from Comparand
Register to Next Free Address
MOV [NFA],CR{MRnnn}
XXX nnn 001 101
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: NFA Scope: NFD
Description:
Moves data from the Comparand Register to
the Next Free address. In a vertically cascaded system, the
write will take place in the device whose /FI=LOW and
/FF=HIGH, and at the highest-priority location whose
Validity bit is set HIGH. The validity of the location is set
by the state of the /VB input, /VB = LOW: Valid, /VB =
HIGH: Empty. The move is masked by the contents of
Mask Register nnn. When nnn=000 no mask is used; when
masking is selected, only bits in the addressed location
that correspond to LOW values in the selected mask
register are updated. DSC must be LOW.
Control State:
Move Data from Comparand
Register to Highest-Priority
Matching Location
MOV [HPM],CR{MRnnn}
XXX nnn 001 110
Mnemonic:
Binary Op-Code:
/W: LOW /AV: HIGH PA:AA: HPMA Scope: HPD
Description:
Moves data from the Comparand register to
the Highest-Priority Matching address from the previous
Comparison cycle. The validity of the location is set by the
state of the /VB input, /VB = LOW: Valid, /VB = HIGH:
Empty. The move is masked by the contents of Mask
Register nnn. When nnn=000 no mask is used; when
masking is selected, only bits in the addressed location
that correspond to LOW values in the selected mask
register are updated. DSC must be LOW.
相關(guān)PDF資料
PDF描述
MU9C8K64-35TDC MU9C Routing Coprocessor (RCP) Family
MU9C8K64-40TDC MU9C Routing Coprocessor (RCP) Family
MU9C8K64-40TDI MU9C Routing Coprocessor (RCP) Family
MU9C8K64-50TDC MU9C Routing Coprocessor (RCP) Family
MU9C8K64-50TDI MU9C Routing Coprocessor (RCP) Family
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MU9C8K64-35TDC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family
MU9C8K64-40TDC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family
MU9C8K64-40TDI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family
MU9C8K64-50TDC 制造商:MUSIC 制造商全稱:MUSIC Semiconductors 功能描述:MU9C RCP Family
MU9C8K64-50TDI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MU9C Routing Coprocessor (RCP) Family