![](http://datasheet.mmic.net.cn/370000/MT8952BC_datasheet_16723754/MT8952BC_14.png)
MT8952B
ISO-CMOS
3-74
Typical Connection
A typical connection to the HDLC Protocol Controller
is shown in Figure 14. The parallel port interfaces
with 6800/6809 type processors. The bits A0-A3 are
the addresses of various registers in the Protocol
Controller. The microprocessor can read and write
to these registers treating them as memory
locations.
The serial port transmits/receives the packetized
data. It can be connected to a digital transmission
medium or to a digital network interface circuit. The
TEOP and REOP are the ‘end of packet’ signals on
transmit and receive direction respectively.
and CKi are the timing signals with CKi accepting
either the bit rate clock or 2 x bit rate clock in the
internal timing mode.
TxCEN and RxCEN are the
enable inputs in the External Timing Mode.
F0i
WD is the output of the watchdog timer. It goes LOW
when the timer times out or if the RST input is held
LOW. This output can be used to reset the
associated microprocessor. The RST is an active
LOW input which resets the entire circuitry.
Applications
The MT8952B has a number of applications for
transferring data or control information over a digital
channel while providing built-in error detection
capability. In combination with the MT8972 (the
Digital Network Interface Circuit), it can be used to
transmit digital data over a twisted wire pair.
The block schematic of one such application is
shown in Figures 15 and 16. They refer to the
primary and secondary ends of a voice/data
communication link using the Digital Network
Interface Circuits (DNIC). Each end is associated
with one DNIC which interfaces twisted wire pair to
the digital data rate up to 160kbps (2B+D, framing
signal and housekeeping information).
Primary End of the Link:
The MT8952B is operating in the internal timing
mode with the C-channel transceiver action enabled.
The processor loads the data or control information
(D Channel) in the transmit FIFO which is packetized
in HDLC format and shifted out serially during the
selected
channels
of
(CDSTo). The channels and the number of bits per
frame (frame period=125
μ
sec) can be selected by
TC0-TC3 bits in the Timing Control Register. Since
channel 1 is reserved for the C-channel information
and channels 2 and 3 carry B-channels (64 kbps
each), the D-channel information can only be sent on
channel-0. Similarly the incoming packets on CDSTi
are loaded into receive FIFO after the removal of all
overhead bits and checked for any errors. The
microprocessor will then read the data from the
receive FIFO.
the
outgoing
ST-BUS
The DNIC (MT8972) is selected to operate in single
port, master mode with the digital network (DN)
option enabled. The B-channels, B1 and B2, are
shown connected directly to the DNIC. Hence, these
should be in ST-BUS format enabled at the
appropriate timeslot (channels 2 and 3). It can be
Figure 14 - Typical Connection Diagram
PARALLEL
INTERFACING
WITH 6809
TYPE
PROCESSORS
SERIAL PORT
WITH
FORMATTED
DATA
D0-D7
R/W
CS
E
A0-A3
WD
IRQ
CDSTo
TEOP
TxCEN
CDSTi
REOP
RxCEN
MT8952B
HDLC Protocol
Controller
F0i
CKi
RST
V
DD
V
SS
TIMING AND CONTROL