參數(shù)資料
型號(hào): MT8940-1
廠商: Mitel Networks Corporation
英文描述: ISO-CMOS ST-BUS⑩ FAMILY T1/CEPT Digital Trunk PLL
中文描述: 異意法半導(dǎo)體的CMOS總線⑩家庭T1/CEPT數(shù)字集群鎖相環(huán)
文件頁(yè)數(shù): 6/16頁(yè)
文件大?。?/td> 299K
代理商: MT8940-1
MT8940
ISO-CMOS
3-32
F0b (refer to Figure 15). Otherwise, the input on pin
F0b will have no bearing on the operation of DPLL
#2, unless it is in FREE-RUN mode as selected by
MS0 and MS1. In FREE-RUN mode, the input on
F0b is treated the same way as the C8Kb input in
NORMAL mode. The frequency of the input signal on
F0b should be 16 kHz for DPLL #2 to provide the ST-
BUS compatible clocks at 4.096 MHz and 2.048
MHz.
When MS2 is HIGH, the F0b pin provides the ST-
BUS frame pulse output locked to the 8kHz internal
or external signal as determined by the other mode
select pins MS0, MS1 and MS3.
Table 4 summarizes the modes of the two DPLLs. It
should be noted that each of the major modes
selected for DPLL #2 can have any of the minor
modes, although some of the combinations are
functionally similar. The required operation of both
DPLL#1 and DPLL#2 must be considered when
determining MS0-MS3.
Table 4. Summary of Modes of Operation - DPLL #1 and #2
M
O
D
E
#
MS
0
MS
1
MS
2
MS
3
Operating Modes
DPLL #1
DPLL #2
0
0
0
0
0
NORMAL MODE
Properly phase related External 4.096 MHz
clock and 8 kHz frame pulse provide the ST-
BUS clock at 2.048 MHz.
NORMAL MODE
F0b is an input but has no function in this mode.
External 4.096 MHz provides the ST-BUS clock
and Frame Pulse at 2.048 MHz and 8 kHz,
respectively.
NORMAL MODE:
Provides the CEPT/ST-BUS compatible timing
signals locked to the 8 kHz input signal (C8Kb).
1
0
0
0
1
NORMAL MODE
2
0
0
1
0
NORMAL MODE
3
0
0
1
1
NORMAL MODE:
Provides the T1 (1.544 MHz) clock
synchronized to the falling edge of the
input frame pulse (F0i).
DIVIDE-1 MODE
4
0
1
0
0
Same as mode ‘0’.
SINGLE CLOCK-1 MODE
F0b is an input, but has no function in this
mode.
Same as mode 2.
SINGLE CLOCK-1 MODE:
Provides the CEPT/ST-BUS compatible timing
signals locked to the 8 kHz internal signal
provided by DPLL #1.
Same as mode ‘0’.
F0b is an input and DPLL #2 locks on to
it only if it is at 16 kHz to provide the ST-BUS
control signals.
Same as mode 2.
FREE-RUN MODE:
Provides the ST-BUS timing signals with no
external inputs except the master clock.
5
0
1
0
1
DIVIDE-1 MODE
6
0
1
1
0
DIVIDE-1 MODE
DIVIDE-1 MODE:
Divides the CVb input by 193. The divided
output is connected to DPLL #2.
7
0
1
1
1
8
1
0
0
0
NORMAL MODE
NORMAL MODE
9
1
0
0
1
10
1
0
1
0
NORMAL MODE
NORMAL MODE
Provides the T1 (1.544 MHz) clock
synchronized to the falling edge of input frame
pulse (F0i).
DIVIDE-2 MODE
DIVIDE-2 MODE
11
1
0
1
1
12
1
1
0
0
Same as mode ‘0’.
SINGLE CLOCK-2 MODE:
F0b is an input, but has no function in this
mode.
Same as mode 2.
SINGLE CLOCK-2 MODE:
Provides the CEPT/ST-BUS compatible timing
signals locked to the 8 kHz internal signal
provided by DPLL #1.
13
1
1
0
1
14
1
1
1
0
DIVIDE-2 MODE
DIVIDE-2 MODE:
Divides the CVb input by 256. The divided
output is connected to DPLL#2.
15
1
1
1
1
相關(guān)PDF資料
PDF描述
MT8940AC T1/CEPT Digital Trunk PLL
MT8940AE ISO-CMOS ST-BUS⑩ FAMILY T1/CEPT Digital Trunk PLL
MT8941B Advanced T1/CEPT Digital Trunk PLL(先進(jìn)的T1/CEPT數(shù)字中繼鎖相環(huán))
MT8941B CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL
MT8941BE CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT8940AC 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:T1/CEPT Digital Trunk PLL
MT8940AE 制造商:MITEL 功能描述:
MT8941 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:Advanced T1/CEPT Digital Trunk PLL
MT8941AE 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL
MT8941AP 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL