
34
8246B–AVR–09/11
ATtiny2313A/4313
7.
Power Management and Sleep Modes
The high performance and industry leading code efficiency makes the AVR microcontrollers an
ideal choise for low power applications. In addition, sleep modes enable the application to shut
down unused modules in the MCU, thereby saving power. The AVR provides various sleep
modes allowing the user to tailor the power consumption to the application’s requirements.
7.1
Sleep Modes
ATtiny2313A/4313. The figure is helpful in selecting an appropriate sleep mode.
Table 7-1shows the different sleep modes and their wake up sources.
Note:
1. For INT0 and INT1, only level interrupt.
To enter any of the three sleep modes, the SE bit in MCUCR must be written to logic one and a
SLEEP instruction must be executed. The SM1..0 bits in the MCUCR Register select which
sleep mode (Idle, Standby or Power-down) will be activated by the SLEEP instruction. See
If an enabled interrupt occurs while the MCU is in a sleep mode, the MCU wakes up. The MCU
is then halted for four cycles in addition to the start-up time, executes the interrupt routine, and
resumes execution from the instruction following SLEEP. The contents of the Register File and
SRAM are unaltered when the device wakes up from sleep. If a reset occurs during sleep mode,
the MCU wakes up and executes from the Reset Vector.
Note that if a level triggered interrupt is used for wake-up the changed level must be held for
some time to wake up the MCU (and for the MCU to enter the interrupt service routine). See
7.1.1
Idle Mode
When the SM1..0 bits are written to 00, the SLEEP instruction makes the MCU enter Idle mode,
stopping the CPU but allowing Analog Comparator, USI, Timer/Counter, Watchdog, and the
interrupt system to continue operating. This sleep mode basically halts clk
CPU and clkFLASH, while
allowing the other clocks to run.
Idle mode enables the MCU to wake up from external triggered interrupts as well as internal
ones like the Timer Overflow. If wake-up from the Analog Comparator interrupt is not required,
Table 7-1.
Active Clock Domains and Wake-up Sources in Different Sleep Modes
Sleep Mode
Active Clock
Domains
Oscillators
Wake-up Sources
clk
CPU
clk
FL
AS
H
clk
IO
Mai
n
Cloc
k
So
urce
En
ab
le
d
INT0,
INT1
and
Pi
n
C
hang
e
US
ISt
ar
t
C
ondi
ti
on
SPM/EE
P
R
O
M
R
eady
Interr
upt
Other
I/O
W
a
tchdog
Interr
upt
Idle
X
XX
X
Power-down
XX
Stand-by
X
XX