參數(shù)資料
型號(hào): MPC9653AACR2/W
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 9/12頁
文件大?。?/td> 0K
描述: IC PLL CLK GEN 1:8 3.3V 32-LQFP
標(biāo)準(zhǔn)包裝: 2,000
類型: PLL 時(shí)鐘發(fā)生器
PLL: 帶旁路
輸入: LVCMOS,LVPECL
輸出: LVCMOS
電路數(shù): 1
比率 - 輸入:輸出: 1:8
差分 - 輸入:輸出: 是/無
頻率 - 最大: 125MHz
除法器/乘法器: 是/無
電源電壓: 3.135 V ~ 3.465 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 32-LQFP
供應(yīng)商設(shè)備封裝: 32-TQFP(7x7)
包裝: 帶卷 (TR)
MPC9653A REVISION 4 JANUARY 8, 2013
6
2013 Integrated Device Technology, Inc.
MPC9653A Data Sheet
3.3 V 1:8 LVCMOS PLL CLOCK GENERATOR
APPLICATIONS INFORMATION
Programming the MPC9653A
The MPC9653A supports output clock frequencies from 25
to 125 MHz. Two different feedback divider configurations
can be used to achieve the desired frequency operation
range. The feedback divider (VCO_SEL) should be used to
situate the VCO in the frequency lock range between 200 and
500 MHz for stable and optimal operation. Two operating
frequency ranges are supported: 25 to 62.5 MHz and 50 to
125 MHz. Table 7 illustrates the configurations supported by
the MPC9653A. PLL zero-delay is supported if BYPASS =1,
PLL_EN = 1 and the input frequency is within the specified
PLL reference frequency range.
Power Supply Filtering
The MPC9653A is a mixed analog/digital product. Its
analog circuitry is naturally susceptible to random noise,
especially if this noise is seen on the power supply pins.
Random noise on the VCCA_PLL power supply impacts the
device characteristics, for instance I/O jitter. The MPC9653A
provides separate power supplies for the output buffers (VCC)
and the phase-locked loop (VCCA_PLL) of the device. The
purpose of this design technique is to isolate the high
switching noise digital outputs from the relatively sensitive
internal analog phase-locked loop. In a digital system
environment where it is more difficult to minimize noise on the
power supplies a second level of isolation may be required.
The simple but effective form of isolation is a power supply
filter on the VCC_PLL pin for the MPC9653A. Figure 3
illustrates a typical power supply filter scheme. The
MPC9653A frequency and phase stability is most susceptible
to noise with spectral content in the 100 kHz to 20 MHz
range. Therefore, the filter should be designed to target this
range. The key parameter that needs to be met in the final
filter design is the DC voltage drop across the series filter
resistor RF. From the data sheet the ICCA current (the current
sourced through the VCC_PLL pin) is typically 5 mA (10 mA
maximum), assuming that a minimum of 2.985 V must be
maintained on the VCC_PLL pin.
Figure 3. VCC_PLL Power Supply Filter
The minimum values for RF and the filter capacitor CF are
defined by the required filter characteristics: the RC filter
should provide an attenuation greater than 40 dB for noise
whose spectral content is above 100 kHz. In the example RC
filter shown in Figure 3, the filter cut-off frequency is around
4 kHz and the noise attenuation at 100 kHz is better than
42 dB.
As the noise frequency crosses the series resonant point
of an individual capacitor its overall impedance begins to look
inductive and thus increases with increasing frequency. The
parallel capacitor combination shown ensures that a low
impedance path to ground exists for frequencies well above
the bandwidth of the PLL. Although the MPC9653A has
several design features to minimize the susceptibility to
power supply noise (isolated power and grounds and fully
differential PLL) there still may be applications in which
overall performance is being degraded due to system power
supply noise. The power supply filter schemes discussed in
this section should be adequate to eliminate power supply
noise related problems in most designs.
Using the MPC9653A in Zero-Delay Applications
Nested clock trees are typical applications for the
MPC9653A. Designs using the MPC9653A as LVCMOS PLL
fanout buffer with zero insertion delay will show significantly
lower clock skew than clock distributions developed from
CMOS fanout buffers. The external feedback option of the
MPC9653A clock driver allows for its use as a zero-delay
buffer. The PLL aligns the feedback clock output edge with
the clock input reference edge resulting a near zero delay
through the device (the propagation delay through the device
is virtually eliminated). The maximum insertion delay of the
device in zero-delay applications is measured between the
reference clock input and any output. This effective delay
consists of the static phase offset, I/O jitter (phase or long-
term jitter), feedback path delay and the output-to-output
skew error relative to the feedback output.
Table 7. MPC9653A Configurations (QFB connected to FB_IN)
BYPASS
PLL_EN
VCO_SEL
Operation
Frequency
Ratio
Output Range (fQ0–7)
VCO
0
X
Test mode: PLL and divider bypass
fQ0–7 = fREF
0 – 200 MHz
n/a
1
0
Test mode: PLL bypass
fQ0–7 = fREF 4
0 – 50 MHz
n/a
1
0
1
Test mode: PLL bypass
fQ0–7 = fREF 8
0 – 25 MHz
n/a
1
0
PLL mode (high frequency range)
fQ0–7 = fREF
50 to 125 MHz
fVCO = fREF 4
1
PLL mode (low frequency range)
fQ0–7 = fREF
25 to 62.5 MHz
fVCO = fREF 8
VCC_PLL
VCC
MPC9653A
10 nF
RF = 5–15
CF
33...100 nF
RF
VCC
CF = 22 F
相關(guān)PDF資料
PDF描述
MPC9653AACR2 IC PLL CLK GEN 1:8 3.3V 32-LQFP
VE-J72-MZ-F3 CONVERTER MOD DC/DC 15V 25W
MPC9653AAC/W IC PLL CLK GEN 1:8 3.3V 32-LQFP
VE-23F-MW-F4 CONVERTER MOD DC/DC 72V 100W
VE-23F-MW-F3 CONVERTER MOD DC/DC 72V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC9653AC 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 3.3V 125MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MPC9653AFA 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 3.3V 125MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MPC9653AFAR2 功能描述:IC PLL CLK GENERATOR 1:8 32-LQFP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MPC9653FA 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 3.3V 125MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MPC9658 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:3.3V 1:10 LVCMOS PLL Clock Generator