T
    參數(shù)資料
    型號: MPC8572VTARLB
    廠商: Freescale Semiconductor
    文件頁數(shù): 125/138頁
    文件大?。?/td> 0K
    描述: MPU POWERQUICC III 1023-PBGA
    標(biāo)準(zhǔn)包裝: 1
    系列: MPC85xx
    處理器類型: 32-位 MPC85xx PowerQUICC III
    速度: 1.067GHz
    電壓: 1.1V
    安裝類型: 表面貼裝
    封裝/外殼: 1023-BBGA,F(xiàn)CBGA
    供應(yīng)商設(shè)備封裝: 1023-FCPBGA(33x33)
    包裝: 托盤
    MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5
    Freescale Semiconductor
    87
    PCI Express
    TRX-IDLE-DET-DIFF-
    ENTERTIME
    Unexpected
    Electrical Idle
    Enter Detect
    Threshold
    Integration Time
    10
    ms
    An unexpected Electrical Idle (VRX-DIFFp-p <
    VRX-IDLE-DET-DIFFp-p) must be recognized
    no longer than TRX-IDLE-DET-DIFF-ENTERING
    to signal an unexpected idle condition.
    LRX-SKEW
    Total Skew
    20
    ns
    Skew across all lanes on a Link. This
    includes variation in the length of SKP
    ordered set (for example, COM and one to
    five SKP Symbols) at the RX as well as any
    delay differences arising from the
    interconnect itself.
    Notes:
    1. No test load is necessarily associated with this value.
    2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 57 should be used
    as the RX device when taking measurements (also refer to the Receiver compliance eye diagram shown in Figure 56). If the
    clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must
    be used as a reference for the eye diagram.
    3. A TRX-EYE = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and
    interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution
    in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over
    any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the
    point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
    If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI
    must be used as the reference for the eye diagram.
    4. The Receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased
    to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required)
    over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The
    reference impedance for return loss measurements for is 50 ohms to ground for both the D+ and D- line (that is, as measured
    by a Vector Network Analyzer with 50 ohm probes - see Figure 57). Note: that the series capacitors CTX is optional for the
    return loss measurement.
    5. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM)
    there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.
    6. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps
    ensure that the Receiver Detect circuit does not falsely assume a Receiver is powered on when it is not. This term must be
    measured at 300 mV above the RX ground.
    7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm
    using a minimization merit function. Least squares and median deviation fits have worked well with experimental and
    simulated data.
    Table 63. Differential Receiver (RX) Input Specifications (continued)
    Symbol
    Parameter
    Min
    Nominal
    Max
    Units
    Comments
    相關(guān)PDF資料
    PDF描述
    10051922-2010ELF CONN FPC 20POS .5MM R/A SMD GOLD
    MPC8572PXAVND MPU POWERQUICC III 1023-PBGA
    MPC8572PXAVNB MPU POWERQUICC III 1023-PBGA
    MPC8572PXAULD MPU POWERQUICC III 1023-PBGA
    MPC8572PXAULB MPU POWERQUICC III 1023-PBGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MPC8572VTARLD 功能描述:微處理器 - MPU 32-BIT CMOS 1.067GHz RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8572VTARLE 功能描述:微處理器 - MPU 38H R211 NoE NoPb 1067 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8572VTATLB 功能描述:微處理器 - MPU RV1.1.1 1200 NE RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8572VTATLD 功能描述:微處理器 - MPU 32-BIT CMOS 1.2GHz RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8572VTATLE 功能描述:微處理器 - MPU 38H R211 NoE NoPb 1200 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324