<thead id="8k8s6"><xmp id="8k8s6"><ins id="8k8s6"></ins>
<thead id="8k8s6"><legend id="8k8s6"></legend></thead>
<nobr id="8k8s6"><ul id="8k8s6"><ins id="8k8s6"></ins></ul></nobr>
<thead id="8k8s6"><sup id="8k8s6"><tbody id="8k8s6"></tbody></sup></thead>
  • <small id="8k8s6"><label id="8k8s6"></label></small>
    參數(shù)資料
    型號: MPC8545EPXAQGB
    廠商: Freescale Semiconductor
    文件頁數(shù): 47/151頁
    文件大?。?/td> 0K
    描述: IC MPU POWERQUICC III 783FCPBGA
    標準包裝: 1
    系列: MPC85xx
    處理器類型: 32-位 MPC85xx PowerQUICC III
    速度: 1.0GHz
    電壓: 1.1V
    安裝類型: 表面貼裝
    封裝/外殼: 783-BBGA,F(xiàn)CBGA
    供應(yīng)商設(shè)備封裝: 783-FCPBGA(29x29)
    包裝: 托盤
    MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9
    140
    Freescale Semiconductor
    System Design Information
    The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up
    devices.
    22.9
    JTAG Configuration Signals
    Correct operation of the JTAG interface requires configuration of a group of system control pins as
    demonstrated in Figure 63. Care must be taken to ensure that these pins are maintained at a valid deasserted
    state under normal operating conditions as most have asynchronous behavior and spurious assertion gives
    unpredictable results.
    Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the
    IEEE 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The
    device requires TRST to be asserted during power-on reset flow to ensure that the JTAG boundary logic
    does not interfere with normal chip operation. While the TAP controller can be forced to the reset state
    using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow.
    Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the
    common on-chip processor (COP), which implements the debug interface to the chip.
    The COP function of these processors allow a remote computer system (typically, a PC with dedicated
    hardware and debugging software) to access and control the internal operations of the processor. The COP
    interface connects primarily through the JTAG port of the processor, with some additional status
    monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order
    to fully control the processor. If the target system has independent reset sources, such as voltage monitors,
    watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be
    merged into these signals with logic.
    The arrangement shown in Figure 63 allows the COP port to independently assert HRESET or TRST,
    while ensuring that the target can drive HRESET as well.
    The COP interface has a standard header, shown in Figure 62, for connection to the target system, and is
    based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The
    connector typically has pin 14 removed as a connector key.
    The COP header adds many benefits such as breakpoints, watchpoints, register and memory
    examination/modification, and other standard debugger features. An inexpensive option can be to leave
    the COP header unpopulated until needed.
    There is no standardized way to number the COP header; so emulator vendors have issued many different
    pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others
    use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an
    IC). Regardless of the numbering scheme, the signal placement recommended in Figure 62 is common to
    all known emulators.
    22.9.1
    Termination of Unused Signals
    Freescale recommends the following connections, when the JTAG interface and COP header are not used:
    TRST must be tied to HRESET through a 0 k
    isolation resistor so that it is asserted when the
    system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during
    the power-on reset flow. Freescale recommends that the COP header be designed into the system
    相關(guān)PDF資料
    PDF描述
    MPC8313VRAFFB IC MPU POWERQUICC II PRO 516PBGA
    MPC8313ECZQAFFB IC MPU POWERQUICC II PRO 516PBGA
    MPC8313ECVRAFFB IC MPU POWERQUICC II PRO 516PBGA
    MPC8313CVRAFFB IC MPU POWERQUICC II PRO 516PBGA
    355-012-521-201 CARDEDGE 12POS DL .156 LOPRO BLK
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MPC8545EPXATGA 功能描述:微處理器 - MPU PQ3 8545E Imaging Processor RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8545EPXATGB 功能描述:微處理器 - MPU FG PQ38 8548 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8545EVTANGA 功能描述:微處理器 - MPU PQ3 8545E Imaging Processor RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8545EVTANGB 功能描述:微處理器 - MPU FG PQ38 8548 PB Free RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8545EVTANGD 功能描述:微處理器 - MPU PQ38 ST WE 800 R3.0 RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324