參數(shù)資料
型號: MPC106ARX66TG
廠商: MOTOROLA INC
元件分類: 總線控制器
英文描述: PCI Bridge/Memory Controller
中文描述: PCI BUS CONTROLLER, CBGA304
封裝: 21 X 25 MM, 3.16 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-304
文件頁數(shù): 9/28頁
文件大?。?/td> 158K
代理商: MPC106ARX66TG
MPC106 PCI Bridge/Memory Controller Hardware Specifications
9
Electrical and Thermal Characteristics
Figure 3 provides the input timing diagram for the 106.
Table 7. Input AC Timing Specifications
Num
Characteristic
66 MHz
83.3 MHz
Unit
Notes
Min
Max
Min
Max
10a Group I input signals valid to 60x Bus Clock (input setup)
4.0
3.5
ns
1,2,3
10a Group II input signals valid to 60x Bus Clock (input setup)
3.5
3.5
ns
1,2,4
10a Group III input signals valid to 60x Bus Clock (input setup)
3.0
2.5
ns
1,2,5
10a Group IV input signals valid to 60x Bus Clock (input setup)
5.0
4.0
ns
1,2,6
10b Group V input signals valid to SYSCLK (input setup)
7.0
7.0
ns
7,8
10b Group VI input signals valid to SYSCLK (input setup)
7.0
7.0
ns
7,9
11a 60x Bus Clock to group I–IV inputs invalid (input hold)
0
0
ns
3,4,5,6
11b SYSCLK to group V–VI inputs invalid (input hold)
–0.5
–0.5
ns
8,9
HRST pulse width
255 x
t
sysclk
+
100 μs
255 x
t
sysclk
+
100 μs
10c Mode select inputs valid to HRST (input setup)
3 x t
sysclk
3 x t
sysclk
ns
10,
11,12
11c HRST to mode select input invalid (input hold)
1.0
1.0
ns
10, 12
Notes:
1
Input specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the 1.4 V of the rising
edge of SYSCLK. Both input and output timings are measured at the pin (see Figure 3).
2
Processor and memory interface signals are specified from the rising edge of the 60x bus clock (which is internally
synchronized to SYSCLK).
3
Group I input signals include the following processor, L2, and memory interface signals: A[0–31], PAR[0–7]/AR[1–8],
BR[0–4], BRL2, XATS, LBCLAIM, ADS, BA0, TV and HIT (when configured for external L2)
4
Group II input signals include the following processor and memory interface signals: TBST, TT[0–4], TSIZ[0–2], WT,
CI, GBL, AACK, and TA.
5
Group III input signals include the following processor and memory interface signals: DL[0–31] and DH[0–31].
6
Group IV input signals include the following processor and L2 interface signals: TS, ARTRY, DIRTY_IN, and HIT
(when configured for internal L2 controller).
7
PCI 3.3 V signaling environment signals are measured from 1.65 V (Vdd ÷ 2) on the rising edge of SYSCLK to
V
OH
= 3.0 V or V
OL
= 0.3 V. PCI 5 V signaling environment signals are measured from 1.65 V (Vdd ÷ 2) on the rising
edge of SYSCLK to V
OH
= 2.4 V or V
OL
= 0.55 V.
8
Group V input signals include the following bussed PCI interface signals: FRAME, C/BE[0–3], AD[0–31], DEVSEL,
IRDY, TRDY, STOP, PAR, PERR, SERR, LOCK, FLSHREQ, and ISA_MASTER.
9
Group VI input signal is the point-to-point PCI GNT input signal.
10
The setup and hold time is with respect to the rising edge of HRST (see Figure 4). Mode select inputs include the
RCS0, FOE, and DBG0 configuration inputs.
11
t
sysclk
is the period of the external clock (SYSCLK) in nanoseconds (ns). When the unit is given as t
sysclk
,
the
numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in
nanoseconds) of the parameter in question.
12
These values are guaranteed by design and are not tested.
相關(guān)PDF資料
PDF描述
MPC106ARX83CE PCI Bridge/Memory Controller
MPC106ARX83CG PCI Bridge/Memory Controller
MPC106ARX83DE PCI Bridge/Memory Controller
MPC106ARX83DG PCI Bridge/Memory Controller
MPC106ARX83TE PCI Bridge/Memory Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC106ARX83CE 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:PCI Bridge/Memory Controller
MPC106ARX83CG 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:PCI Bridge/Memory Controller
MPC106ARX83DE 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:PCI Bridge/Memory Controller
MPC106ARX83DG 制造商:Freescale Semiconductor 功能描述:
MPC106ARX83TE 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:PCI Bridge/Memory Controller