參數(shù)資料
型號: ML9044A-XXACVWA
廠商: LAPIS SEMICONDUCTOR CO LTD
元件分類: 顯示控制器
英文描述: 17 X 120 DOTS DOT MAT LCD DRVR AND DSPL CTLR, UUC189
封裝: GOLD BUMP, DIE-189
文件頁數(shù): 7/65頁
文件大?。?/td> 726K
代理商: ML9044A-XXACVWA
PEDL9044A-04
OKI Semiconductor
ML9044A-xxA/xxB
14/64
FUNCTIONAL DESCRIPTION
Instruction Register (IR), Data Register (DR), and Expansion Instruction Register (ER)
These registers are selected by setting the level of the Register Selection input pins RS0 and RS1. The DR is
selected when both RS0 and RS1 are “H”. The IR is selected when RS0 is “L” and RS1 is “H”. The ER is selected
when both RS0 and RS1 are “L”. (When RS0 is “H” and RS1 is “L”, the ML9044A is not selected.)
The IR stores an instruction code and sets the address code of the display data RAM (DDRAM) or the character
generator RAM (CGRAM).
The microcontroller (CPU) can write to the IR but cannot read from the IR.
The ER stores a contrast adjusting code and sets the address code of the arbitrator RAM (ABRAM).
The CPU can write to or read from the ER.
The DR stores data to be written in the DDRAM, ABRAM and CGRAM and also stores data read from the
DDRAM, ABRAM and CGRAM.
The data written in the DR by the CPU is automatically written in the DDRAM, ABRAM or CGRAM.
When an address code is written in the IR or ER, the data of the specified address is automatically transferred from
the DDRAM, ABRAM or CGRAM to the DR. The data of the DDRAM, ABRAM and CGRAM can be checked
by allowing the CPU to read the data stored in the DR.
After the CPU writes data in the DR, the data of the next address in the DDRAM, ABRAM or CGRAM is selected
to be ready for the next writing by the CPU. Similarly, after the CPU reads the data in the DR, the data of the next
address in the DDRAM, ABRAM or CGRAM is set in the DR to be ready for the next reading by the CPU.
Writing in or reading from these 3 registers is controlled by changing the status of the R/
W (Read/Write) pin.
Table 1 R/
W pin status and register operation
R/
W
RS0
RS1
Operation
L
H
Writing in the IR
H
L
H
Reading the Busy flag (BF) and the address counter (ADC)
L
H
Writing in the DR
H
Reading from the DR
L
Writing in the ER
H
L
Reading the contrast code
L
H
L
Disabled (Not in a busy state, not performing the writes)
H
L
Disabled (Not in a busy state, not performing the reads.
Note data read by the CPU is undefined since the data bus
is high impedance.)
Busy Flag (BF)
The status “1” of the Busy Flag (BF) indicates that the ML9044A is carrying out internal operation.
When the BF is “1”, any new instruction is ignored.
When R/
W = “H”, RS
0 = “L” and RS1 = “H”, the data in the BF is output to the DB7.
New instructions should be input when the BF is “0”.
When the BF is “1”, the output code of the address counter (ADC) is undefined.
相關(guān)PDF資料
PDF描述
ML9203-01GA 16 X 35 DOTS FLUORESCENT DSPL CTRL, PQFP100
ML9206-XXGS-BK 16 X 37 DOTS FLUORESCENT DSPL CTRL, PQFP64
ML9206-XXGS-K 16 X 37 DOTS FLUORESCENT DSPL CTRL, PDSO64
ML9206-XXMB 36 X 16 DOTS DOT MAT LCD DRVR AND DSPL CTLR, PDSO64
ML9206-XXGA 36 X 16 DOTS DOT MAT LCD DRVR AND DSPL CTLR, PQFP64
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ML9044A-XXBCVWA 制造商:OKI 制造商全稱:OKI electronic componets 功能描述:DOT MATRIX LCD CONTROLLER DRIVER
ML-90-4-5 功能描述:KNOB BLK MATTE.925"DIA.250"SHAFT RoHS:是 類別:硬件,緊固件,配件 >> 旋鈕 系列:ML 標(biāo)準(zhǔn)包裝:1 系列:- 樣式:圓柱形 類型:開槽 軸尺寸:0.250"(6.35mm) 直徑:1.031"(26.19mm) 高度:0.688"(17.48mm) 指示燈:無指示燈 材質(zhì):塑料 顏色:黑 特點:8-32 號固定螺絲
ML-90-4-6 功能描述:KNOB BLK MATTE.925"DIA.125"SHAFT RoHS:是 類別:硬件,緊固件,配件 >> 旋鈕 系列:ML 標(biāo)準(zhǔn)包裝:1 系列:- 樣式:圓柱形 類型:開槽 軸尺寸:0.250"(6.35mm) 直徑:1.031"(26.19mm) 高度:0.688"(17.48mm) 指示燈:無指示燈 材質(zhì):塑料 顏色:黑 特點:8-32 號固定螺絲
ML-90-4-6MM 功能描述:KNOB BLK MATTE.925"DIA 6MM SHFT RoHS:是 類別:硬件,緊固件,配件 >> 旋鈕 系列:ML 標(biāo)準(zhǔn)包裝:1 系列:- 樣式:圓柱形 類型:開槽 軸尺寸:0.250"(6.35mm) 直徑:1.031"(26.19mm) 高度:0.688"(17.48mm) 指示燈:無指示燈 材質(zhì):塑料 顏色:黑 特點:8-32 號固定螺絲
ML-90-4-7 功能描述:KNOB BLK MATTE.925"DIA 6MM SHFT 制造商:kilo international 系列:ML 零件狀態(tài):有效 樣式:圓柱形 類型:平滑 軸尺寸:0.236"(6.00mm) 直徑:0.925"(23.50mm) 高度:0.625"(15.88mm) 指示燈:頂部點 材料:金屬 顏色:黑色粗光面 特性:6-32 號固定螺絲 標(biāo)準(zhǔn)包裝:1