<ins id="f5ovt"></ins>
  • <label id="f5ovt"><menuitem id="f5ovt"></menuitem></label><nobr id="f5ovt"></nobr>
    參數(shù)資料
    型號(hào): MH16S72BCFA-6
    廠商: Mitsubishi Electric Corporation
    英文描述: 1,207,959,552-BIT ( 16,777,216-WORD BY 72-BIT ) Synchronous DYNAMIC RAM
    中文描述: 1207959552位(16,777,216字72位)同步動(dòng)態(tài)隨機(jī)存儲(chǔ)器
    文件頁數(shù): 17/52頁
    文件大?。?/td> 1045K
    代理商: MH16S72BCFA-6
    MH16S72AMA -8,-10,-12
    1207959552-BIT (16777216 - WORD BY 72-BIT)SynchronousDRAM
    MITSUBISHI LSIs
    ( / 52 )
    17
    MITSUBISHI
    ELECTRIC
    5. Mar.1997
    Preliminary Spec.
    Some contents are subject to change without notice.
    MIT-DS-0128-0.0
    Bank Activation and Precharge All (BL=4, CL=3)
    CK
    Command
    A0-9,11
    A10
    BA0,1
    DQ
    ACT
    Xa
    Xa
    00
    READ
    Y
    0
    00
    Qa0
    Qa1
    Qa2
    Qa3
    ACT
    Xb
    Xb
    01
    PRE
    tRRD
    tRCD
    1
    ACT
    Xb
    Xb
    01
    Precharge all
    tRAS
    tRP
    OPERATION DESCRIPTION
    BANK ACTIVATE
    The SDRAM has two independent banks. Each bank is activated by the ACT command with
    the bank address(BA0,1). A row is indicated by the row address A11-0. The minimum
    activation interval between one bank and the other bank is tRRD.
    PRECHARGE
    The PRE command deactivates indicated by BA. When both banks are active, the precharge
    all command(PREA,PRE + A10=H) is available to deactivate them at the same time. After tRP
    from the precharge, an ACT command can be issued.
    READ
    After tRCD from the bank activation, a READ command can be issued. 1st output date is
    available after the /CAS Latency from the READ, followed by (BL-1) consecutive date when
    the Burst Length is BL. The start address is specified by A9-0, and the address sequence of
    burst data is defined by the Burst Type. A READ command may be applied to any active bank,
    so the row precharge time(tRP) can be hidden behind continuous output data(in case of BL=8)
    by interleaving the dual banks. When A10 is high at a READ command, the
    auto-precharge(READA) is performed. Any command (READ, WRITE, PRE, ACT) to the
    same bank is inhibited till the internal precharge is complete. The internal precharge start
    timing depends on /CAD Latency. The next ACT command can be issued after tRP from the
    internal precharge timing.
    相關(guān)PDF資料
    PDF描述
    MH16S72DAMD-6 1207959552-BIT (16777216 - WORD BY 72-BIT)Synchronous DRAM
    MH16S72DAMD-7 1207959552-BIT (16777216 - WORD BY 72-BIT)Synchronous DRAM
    MH16S72DAMD-8 1207959552-BIT (16777216 - WORD BY 72-BIT)Synchronous DRAM
    MH16S72DCFA-6 1,207,959,552-BIT ( 16,777,216-WORD BY 72-BIT ) Synchronous DYNAMIC RAM
    MH16S72PJB-7 1207959552-BIT ( 16777216-WORD BY 72-BIT ) Synchronous DYNAMIC RAM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MH16S72BDFA-7 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:1,207,959,552-BIT ( 16,777,216-WORD BY 72-BIT ) Synchronous DYNAMIC RAM
    MH16S72BDFA-8 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:1,207,959,552-BIT ( 16,777,216-WORD BY 72-BIT ) Synchronous DYNAMIC RAM
    MH16S72DAMD-6 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:1207959552-BIT (16777216 - WORD BY 72-BIT)Synchronous DRAM
    MH16S72DAMD-7 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:1207959552-BIT (16777216 - WORD BY 72-BIT)Synchronous DRAM
    MH16S72DAMD-8 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:1207959552-BIT (16777216 - WORD BY 72-BIT)Synchronous DRAM