參數(shù)資料
型號(hào): MC88LV915
廠商: Motorola, Inc.
英文描述: LOW SKEW CMOS PLL CLOCK DRIVER
中文描述: 低偏移的CMOS PLL時(shí)鐘驅(qū)動(dòng)器
文件頁(yè)數(shù): 8/11頁(yè)
文件大?。?/td> 127K
代理商: MC88LV915
MC88LV915T
MOTOROLA
TIMING SOLUTIONS
BR1333 — Rev 6
8
Figure 3. Recommended Loop Filter and Analog Isolation Scheme for the MC88LV915T
47
BOARD VCC
0.1
μ
F (LOOP
FILTER CAP)
330
1M
0.1
μ
F HIGH
FREQ
BYPASS
10
μ
F LOW
FREQ BYPASS
47
BOARD GND
8
9
10
ANALOG VCC
RC1
ANALOG GND
ANALOG LOOP FILTER/VCO
SECTION
MC88LV915T 28–PIN PLCC
PACKAGE (NOT DRAWN TO
SCALE)
OF
THE
A SEPARATE ANALOG POWER SUPPLY IS NOT NECESSARY AND
SHOULD NOT BE USED. FOLLOWING THESE PRESCRIBED GUIDELINES
IS ALL THAT IS NECESSARY TO USE THE MC88LV915T IN A NORMAL
DIGITAL ENVIRONMENT.
Notes Concerning Loop Filter and Board Layout Issues
1. Figure 3 shows a loop filter and analog isolation scheme
which will be effective in most applications. The following
guidelines should be followed to ensure stable and
jitter–free operation:
1a.All loop filter and analog isolation components should be
tied as close to the package as possible. Stray current
passing through the parasitics of long traces can cause
undesirable voltage transients at the RC1 pin.
1b.The 47
resistors, the 10
μ
F low frequency bypass
capacitor, and the 0.1
μ
F high frequency bypass capacitor
form a wide bandwidth filter that will minimize the
88LV915T’s sensitivity to voltage transients from the
system digital VCC supply and ground planes. This filter
will typically ensure that a 100mV step deviation on the
digital VCC supply will cause no more than a 100pS phase
deviation on the 88LV915T outputs. A 250mV step
deviation on VCC using the recommended filter values
should cause no more than a 250pS phase deviation; if a
25
μ
F bypass capacitor is used (instead of 10
μ
F) a 250mV
VCC step should cause no more than a 100pS phase
deviation.
If good bypass techniques are used on a board design
near components which may cause digital VCC and
ground noise, the above described VCC step deviations
should not occur at the 88LV915T’s digital VCC supply.
The purpose of the bypass filtering scheme shown in
Figure 3 is to give the 88LV915T additional protection
from the power supply and ground plane transients that
can occur in a high frequency, high speed digital system.
1c.There are no special requirements set forth for the loop
filter resistors (1M
and 330
). The loop filter capacitor
(0.1
μ
F) can be a ceramic chip capacitior, the same as a
standard bypass capacitor.
1d.The 1M reference resistor injects current into the internal
charge pump of the PLL, causing a fixed offset between
the outputs and the SYNC input. This also prevents
excessive jitter caused by inherent PLL dead–band. If the
VCO (2X_Q output) is running above 40MHz, the 1M
resistor provides the correct amount of current injection
into the charge pump (2–3
μ
A). For the TFN55, 70 or 100,
if the VCO is running below 40MHz, a 1.5M
reference
resistor should be used (instead of 1M
).
2. In addition to the bypass capacitors used in the analog
filter of Figure 3, there should be a 0.1
μ
F bypass
capacitor between each of the other (digital) four VCC pins
and the board ground plane. This will reduce output
switching noise caused by the 88LV915T outputs, in
addition to reducing potential for noise in the ‘a(chǎn)nalog’
section of the chip. These bypass capacitors should also
be tied as close to the 88LV915T package as possible.
相關(guān)PDF資料
PDF描述
MC88LV915T LOW SKEW CMOS PLL CLOCK DRIVER
MC88LV926 LOW SKEW CMOS PLL 68060 CLOCK DRIVER
MC88LV926DW LOW SKEW CMOS PLL 68060 CLOCK DRIVER
MC88PL117 CMOS PLL CLOCK DRIVER
MC88PL117FN CMOS PLL CLOCK DRIVER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC88LV915T 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:LOW SKEW CMOS PLL CLOCK DRIVER
MC88LV915T_01 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Low Voltage Low Skew CMOS PLL Clock Driver, 3-State
MC88LV915TEI 功能描述:IC PLL CLOCK DRIVER 28-PLCC RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MC88LV915TEIR2 功能描述:IC PLL CLOCK DRIVER 3ST 28-PLCC RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT
MC88LV915TFN 功能描述:IC DRV CLK PLL LV 100MHZ 28-PLCC RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*