• <dd id="sn5t1"><meter id="sn5t1"><sup id="sn5t1"></sup></meter></dd>
    參數(shù)資料
    型號: M4A3-64/32-7VI
    廠商: LATTICE SEMICONDUCTOR CORP
    元件分類: PLD
    英文描述: High Performance E 2 CMOS In-System Programmable Logic
    中文描述: EE PLD, 7.5 ns, PQFP44
    封裝: 1 MM HEIGHT, TQFP-44
    文件頁數(shù): 29/62頁
    文件大小: 1078K
    代理商: M4A3-64/32-7VI
    ispMACH 4A Family
    35
    BLOCK DIAGRAM - M4A3-512/160, M4A3-512/192, M4A3-512/256
    Central
    Switch
    Matrix
    Block B
    CLK0–CLK3
    Block A
    Block OX
    Block PX
    Block C
    Block F
    Block D
    Block E
    Block NX
    Block KX
    Block MX
    Block LX
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    OE
    8
    16
    8
    4
    16
    24
    8
    16
    36
    4
    8
    24
    36
    4
    8
    16
    4
    16
    OE
    8
    24
    36
    4
    8
    16
    4
    16
    OE
    4
    8
    36
    24
    16
    8
    16
    8
    4
    16
    OE
    4
    36
    24
    16
    8
    16
    4
    8
    OE
    4
    36
    24
    16
    8
    16
    4
    8
    4
    8
    36
    24
    16
    8
    16
    8
    4
    16
    OE
    8
    16
    8
    4
    16
    24
    8
    16
    36
    4
    OE
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    I/O Cells
    Macrocells
    72 X 90
    AND Logic Array
    and Logic Allocator
    Clock
    Generator
    Input
    Switch
    Matrix
    Output Switch
    Matrix
    OE
    8
    16
    8
    4
    16
    24
    8
    16
    36
    4
    8
    24
    36
    4
    8
    16
    4
    16
    OE
    8
    24
    36
    4
    8
    16
    4
    16
    OE
    4
    8
    36
    24
    16
    8
    16
    8
    4
    16
    OE
    4
    36
    24
    16
    8
    16
    4
    8
    OE
    4
    36
    24
    16
    8
    16
    4
    8
    4
    8
    36
    24
    16
    8
    16
    8
    4
    16
    OE
    8
    16
    8
    4
    16
    24
    8
    16
    36
    4
    OE
    Block G
    Block J
    Block H
    Block I
    Block JX
    Block GX
    Block IX
    Block HX
    Block K
    Block N
    Block L
    Block M
    Block FX
    Block CX
    Block EX
    Block DX
    Detail A
    Repeat Detail A
    Block P
    Block O
    Block AX
    Block BX
    4
    17466G-068
    相關PDF資料
    PDF描述
    M4A3-64/32-7VI48 High Performance E 2 CMOS In-System Programmable Logic
    M4A3-64/64-10VC High Performance E 2 CMOS In-System Programmable Logic
    M4A3-64/64-10VI High Performance E 2 CMOS In-System Programmable Logic
    M4A3-64/64-55VC High Performance E 2 CMOS In-System Programmable Logic
    M4A3-64/64-7VC High Performance E 2 CMOS In-System Programmable Logic
    相關代理商/技術參數(shù)
    參數(shù)描述
    M4A3-96/48-10VC 功能描述:CPLD - 復雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A3-96/48-10VI 功能描述:CPLD - 復雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A3-96/48-10VNC 制造商:Lattice Semiconductor Corporation 功能描述:CPLD ispMACH 4A Family 3.75K Gates 96 Macro Cells 83.3MHz/118MHz 3.3V 100-Pin TQFP Tray
    M4A3-96/48-12VI 功能描述:CPLD - 復雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    M4A3-96/48-55VC 功能描述:CPLD - 復雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100