參數(shù)資料
型號: M4-256/128-7AC
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: PLD
英文描述: High Performance E 2 CMOS In-System Programmable Logic
中文描述: EE PLD, 7.5 ns, PBGA256
封裝: BGA-256
文件頁數(shù): 8/46頁
文件大?。?/td> 773K
代理商: M4-256/128-7AC
16
MACH 4 Family
I/O Cell
The I/O cell (Figures 10 and 11) simply consists of a programmable output enable, a feedback
path, and ip-op (except MACH 4 devices with 1:1 macrocell-I/O cell ratio.) An individual
output enable product term is provided for each I/O cell. The feedback signal drives the input
switch matrix.
The I/O cell (Figure 10) contains a ip-op, which provides the capability for storing the input
in a D-type register or latch. The clock can be any of the PAL block clocks. Both the direct and
registered versions of the input are sent to the input switch matrix. This allows for such functions
as “time-domain-multiplexed” data comparison, where the rst data value is stored, and then the
second data value is put on the I/O pin and compared with the previous stored value.
Note that the ip-op used in the MACH 4 I/O cell is independent of the ip-ops in the
macrocells. It powers up to a logic low.
Zero-Hold-Time Input Register
The MACH 4 devices have a zero-hold-time (ZHT) fuse which controls the time delay associated
with loading data into all I/O cell registers and latches. When programmed, the ZHT fuse
increases the data path setup delays to input storage elements, matching equivalent delays in
the clock path. When the fuse is erased, the setup time to the input storage element is minimized.
This feature facilitates doing worst-case designs for which data is loaded from sources which
have low (or zero) minimum output propagation delays from clock edges.
Input Switch Matrix
The input switch matrix (Figures 12 and 13) optimizes routing of inputs to the central switch
matrix. Without the input switch matrix, each input and feedback signal has only one way to
enter the central switch matrix. The input switch matrix provides additional ways for these
signals to enter the central switch matrix.
D/L
Q
Block CLK3
Block CLK2
Block CLK1
Block CLK0
To
Input
Switch
Matrix
Individual
Output Enable
Product Term
From Output
Switch Matrix
17466G-017
17466G-018
Figure 10. I/O Cell for MACH 4 Devices with 2:1
Macrocell-I/O Cell Ratio
Figure 11. I/O Cell for MACH 4 Devices with 1:1
Macrocell-I/O Cell Ratio
To
Input
Switch
Matrix
Individual
Output Enable
Product Term
From Output
Switch Matrix
Power-up reset
相關(guān)PDF資料
PDF描述
M40-3011646R 16 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SURFACE MOUNT
M40-3011746R 17 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SURFACE MOUNT
M40-3011846R 18 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SURFACE MOUNT
M40-3011946R 19 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SURFACE MOUNT
M40-3012046R 20 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SURFACE MOUNT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M4256-WHITE-1000 制造商:Alpha Wire 功能描述:
M4258 WH001 功能描述:同軸電纜 30AWG 1C SHIELD 1000ft SPOOL WHT RoHS:否 制造商:Murata RG 類型: 阻抗:50 Ohms 線規(guī) - 美國線規(guī)(AWG): 導(dǎo)體材料: 絞合: 長度:300 mm 外殼材料: 外徑: 屏蔽:
M4258 WH002 功能描述:同軸電纜 30AWG 1C SHIELD 500ft SPOOL WHT RoHS:否 制造商:Murata RG 類型: 阻抗:50 Ohms 線規(guī) - 美國線規(guī)(AWG): 導(dǎo)體材料: 絞合: 長度:300 mm 外殼材料: 外徑: 屏蔽:
M4258 WH005 功能描述:同軸電纜 30AWG 1C SHIELD 100ft SPOOL WHT RoHS:否 制造商:Murata RG 類型: 阻抗:50 Ohms 線規(guī) - 美國線規(guī)(AWG): 導(dǎo)體材料: 絞合: 長度:300 mm 外殼材料: 外徑: 屏蔽:
M4258-WH001 制造商:Alpha Wire 功能描述: