Revision 13 5-3 Revision 10 (continued) "TBD" for 3.3 V LVCMOS Wide Range in Table 2-19 I/O Output Buffer " />
  • <code id="b9azu"></code>
  • <rt id="b9azu"></rt>
    <li id="b9azu"><dl id="b9azu"></dl></li>
    參數(shù)資料
    型號(hào): M1A3PE3000-2FGG896
    廠商: Microsemi SoC
    文件頁數(shù): 61/162頁
    文件大?。?/td> 0K
    描述: IC FPGA 1KB FLASH 3M 896-FBGA
    標(biāo)準(zhǔn)包裝: 27
    系列: ProASIC3E
    RAM 位總計(jì): 516096
    輸入/輸出數(shù): 620
    門數(shù): 3000000
    電源電壓: 1.425 V ~ 1.575 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 896-BGA
    供應(yīng)商設(shè)備封裝: 896-FBGA(31x31)
    ProASIC3E Flash Family FPGAs
    Revision 13
    5-3
    Revision 10
    (continued)
    "TBD" for 3.3 V LVCMOS Wide Range in Table 2-19 I/O Output Buffer Maximum
    "Same as regular 3.3 V LVCMOS" (SAR 33853).
    3.3 V LVCMOS Wide Range information was separated from regular 3.3 V
    LVCMOS and placed into its own new section, "3.3 V LVCMOS Wide Range".
    Values of IOSH and IOSL were added in Table 2-29 Minimum and Maximum DC
    The formulas in the table notes for Table 2-20 I/O Weak Pull-Up/Pull-Down
    Resistances were corrected (SAR 34755).
    The AC Loading figures in the "Single-Ended I/O Characteristics" section were
    37227).
    The following notes were removed from Table 2-78 LVDS Minimum and
    ±5%
    Differential input voltage = ±350 mV
    Minimum pulse width High and Low values were added to the tables in the
    "Global Tree Timing Characteristics" section. The maximum frequency for global
    clock parameter was removed from these tables because a frequency on the
    global is only an indication of what the global network can do. There are other
    limiters such as the SRAM, I/Os, and PLL. SmartTime software should be used to
    determine the design frequency (SAR 36957).
    A note was added to Table 2-98 ProASIC3E CCC/PLL Specification indicating
    that when the CCC/PLL core is generated by Microsemi core generator software,
    not all delay values of the specified delay increments are available (SAR 34824).
    The following figures were deleted. Reference was made to a new application
    cSoCs and FPGAs, which covers these cases in detail (SAR 34872).
    Figure 2-44 Write Access after Write onto Same Address
    Figure 2-45 Read Access after Write onto Same Address
    Figure 2-46 Write Access after Read onto Same Address
    The port names in the SRAM "Timing Waveforms", SRAM "Timing
    Characteristics" tables were revised to ensure consistency with the software
    names (SAR 35750).
    The "Pin Descriptions and Packaging" chapter is new (SAR 34771).
    Package names used in the "Package Pin Assignments" section were revised to
    match standards given in Package Mechanical Drawings (SAR 34771).
    Pin E6 for the FG256 package was corrected from VvB0 to VCCIB0 (SARs
    30364, 31597, 26243).
    July 2010
    The versioning system for datasheets has been changed. Datasheets are
    assigned a revision number that increments each time the datasheet is revised.
    The "ProASIC3E Device Status" table on page II indicates the status for each
    device in the device family.
    N/A
    Revision
    Changes
    Page
    相關(guān)PDF資料
    PDF描述
    AYM43DRSN CONN EDGECARD 86POS DIP .156 SLD
    AGM43DRSN CONN EDGECARD 86POS DIP .156 SLD
    AYM43DRSH CONN EDGECARD 86POS DIP .156 SLD
    ASM43DRSH CONN EDGECARD 86POS DIP .156 SLD
    EP2AGX45CU17C5N IC ARRIA II GX FPGA 45K 358UBGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    M1A3PE3000-2FGG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE3000-2FGG896I 功能描述:IC FPGA 1KB FLASH 3M 896-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
    M1A3PE3000-2FGG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE3000-2PQ208 功能描述:IC FPGA 1KB FLASH 3M 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    M1A3PE3000-2PQ208I 功能描述:IC FPGA 1KB FLASH 3M 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)