Revision 13 2-69 Clock Conditioning Circuits CCC Electrical Specifications Timing Characteristics Ta" />

    參數(shù)資料
    型號(hào): M1A3PE1500-2FGG676I
    廠商: Microsemi SoC
    文件頁數(shù): 145/162頁
    文件大?。?/td> 0K
    描述: IC FPGA 1KB FLASH 1.5M 676-FBGA
    標(biāo)準(zhǔn)包裝: 40
    系列: ProASIC3E
    RAM 位總計(jì): 276480
    輸入/輸出數(shù): 444
    門數(shù): 1500000
    電源電壓: 1.425 V ~ 1.575 V
    安裝類型: 表面貼裝
    工作溫度: -40°C ~ 85°C
    封裝/外殼: 676-BGA
    供應(yīng)商設(shè)備封裝: 676-FBGA(27x27)
    ProASIC3E Flash Family FPGAs
    Revision 13
    2-69
    Clock Conditioning Circuits
    CCC Electrical Specifications
    Timing Characteristics
    Table 2-98 ProASIC3E CCC/PLL Specification
    Parameter
    Minimum
    Typical
    Maximum
    Units
    Clock Conditioning Circuitry Input Frequency fIN_CCC
    1.5
    350
    MHz
    Clock Conditioning Circuitry Output Frequency fOUT_CCC
    0.75
    350
    MHz
    Delay Increments in Programmable Delay Blocks 1, 2
    1603
    ps
    Serial Clock (SCLK) for Dynamic PLL4
    125
    MHz
    Number of Programmable Values in Each
    Programmable Delay Block
    32
    Input Period Jitter
    1.5
    ns
    CCC Output Peak-to-Peak Period Jitter FCCC_OUT
    Max Peak-to-Peak Period Jitter
    1 Global
    Network Used
    3 Global
    Networks Used
    0.75 MHz to 24 MHz
    0.50%
    0.70%
    24 MHz to 100 MHz
    1.00%
    1.20%
    100 MHz to 250 MHz
    1.75%
    2.00%
    250 MHz to 350 MHz
    2.50%
    5.60%
    Acquisition Time
    LockControl = 0
    300
    s
    LockControl = 1
    6.0
    ms
    Tracking Jitter 5
    LockControl = 0
    1.6
    ns
    LockControl = 1
    0.8
    ns
    Output Duty Cycle
    48.5
    51.5
    %
    Delay Range in Block: Programmable Delay 1 1, 2
    0.6
    5.56
    ns
    Delay Range in Block: Programmable Delay 2 1,2
    0.025
    5.56
    ns
    Delay Range in Block: Fixed Delay1,4
    2.2
    ns
    Notes:
    1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-5 for deratings
    2. TJ = 25°C, VCC = 1.5 V.
    3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay
    increments are available. Refer to the Libero SoC Online Help for more information.
    4. Maximum value obtained for a –2 speed-grade device in worst-case commercial conditions. For specific junction
    temperature and voltage supply levels, refer to Table 2-6 on page 2-5 for derating values.
    5. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock
    edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter
    parameter.
    相關(guān)PDF資料
    PDF描述
    A3PE1500-2FGG676I IC FPGA 1KB FLASH 1.5M 676-FBGA
    M1A3PE1500-2FG676I IC FPGA 1KB FLASH 1.5M 676-FBGA
    ABB80DHRR CONN CARD EXTEND 160POS .050"
    APA600-FGG484 IC FPGA PROASIC+ 600K 484-FBGA
    APA600-FG484 IC FPGA PROASIC+ 600K 484-FBGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    M1A3PE1500-2FGG896 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE1500-2FGG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE1500-2FGG896I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE1500-2FGG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE1500-2PQ208 功能描述:IC FPGA 1KB FLASH 1.5M 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:ProASIC3E 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計(jì):6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)