2-76 Revision 13 Table 2-100 RAM512X18 Commercial-Case Conditions: T
    <small id="v1a8s"><menu id="v1a8s"><nobr id="v1a8s"></nobr></menu></small><ins id="v1a8s"></ins>
    • <label id="v1a8s"><span id="v1a8s"></span></label>
      <ins id="v1a8s"><label id="v1a8s"></label></ins>
      <tt id="v1a8s"><pre id="v1a8s"></pre></tt>
              
      
      
      參數(shù)資料
      型號: M1A3PE1500-1FGG676
      廠商: Microsemi SoC
      文件頁數(shù): 153/162頁
      文件大?。?/td> 0K
      描述: IC FPGA 1KB FLASH 1.5M 676-FBGA
      標(biāo)準(zhǔn)包裝: 40
      系列: ProASIC3E
      RAM 位總計: 276480
      輸入/輸出數(shù): 444
      門數(shù): 1500000
      電源電壓: 1.425 V ~ 1.575 V
      安裝類型: 表面貼裝
      工作溫度: 0°C ~ 70°C
      封裝/外殼: 676-BGA
      供應(yīng)商設(shè)備封裝: 676-FBGA(27x27)
      ProASIC3E DC and Switching Characteristics
      2-76
      Revision 13
      Table 2-100 RAM512X18
      Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V
      Parameter
      Description
      –2
      –1
      Std. Units
      tAS
      Address setup time
      0.25 0.28 0.33
      ns
      tAH
      Address hold time
      0.00 0.00 0.00
      ns
      tENS
      REN, WEN setup time
      0.18 0.20 0.24
      ns
      tENH
      REN, WEN hold time
      0.06 0.07 0.08
      ns
      tDS
      Input data (WD) setup time
      0.18 0.21 0.25
      ns
      tDH
      Input data (WD) hold time
      0.00 0.00 0.00
      ns
      tCKQ1
      Clock High to new data valid on RD (output retained)
      2.16 2.46 2.89
      ns
      tCKQ2
      Clock High to new data valid on RD (pipelined)
      0.90 1.02 1.20
      ns
      tC2CRWH1
      Address collision clk-to-clk delay for reliable read access after write on same
      address—Applicable to Opening Edge
      0.50 0.43 0.38
      ns
      tC2CWRH1
      Address collision clk-to-clk delay for reliable write access after read on same
      address— Applicable to Opening Edge
      0.59 0.50 0.44
      ns
      tRSTBQ
      RESET Low to data out Low on RD (flow-through)
      0.92 1.05 1.23
      ns
      RESET Low to data out Low on RD (pipelined)
      0.92 1.05 1.23
      ns
      tREMRSTB
      RESET removal
      0.29 0.33 0.38
      ns
      tRECRSTB
      RESET recovery
      1.50 1.71 2.01
      ns
      tMPWRSTB
      RESET minimum pulse width
      0.21 0.24 0.29
      ns
      tCYC
      Clock cycle time
      3.23 3.68 4.32
      ns
      FMAX
      Maximum frequency
      310
      272
      231
      MHz
      Notes:
      1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-
      2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-5 for derating values.
      相關(guān)PDF資料
      PDF描述
      AMC25DRYH-S734 CONN EDGECARD 50POS DIP .100 SLD
      M7A3P1000-2FGG484I IC FPGA 1KB FLASH 1M 484-FBGA
      HSC50DRYN-S13 CONN EDGECARD 100PS .100 EXTEND
      M7A3P1000-2FG484I IC FPGA 1KB FLASH 1M 484-FBGA
      EP4CE55F29C8L IC CYCLONE IV FPGA 55K 780FBGA
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      M1A3PE1500-1FGG676I 功能描述:IC FPGA 1KB FLASH 1.5M 676-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
      M1A3PE1500-1FGG896 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
      M1A3PE1500-1FGG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
      M1A3PE1500-1FGG896I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
      M1A3PE1500-1FGG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs