• <li id="sjhwc"><tr id="sjhwc"></tr></li><dfn id="sjhwc"><input id="sjhwc"></input></dfn>
    <var id="sjhwc"></var>
  • <td id="sjhwc"></td>
    <samp id="sjhwc"><tfoot id="sjhwc"></tfoot></samp>
    <table id="sjhwc"><nobr id="sjhwc"></nobr></table>
  • 參數(shù)資料
    型號: LXT9761HC
    英文描述: LAN TRANSCEIVER|HEX|QFP|208PIN|PLASTIC
    中文描述: 網(wǎng)絡(luò)收發(fā)器|六角| QFP封裝| 208PIN |塑料
    文件頁數(shù): 45/68頁
    文件大?。?/td> 1177K
    代理商: LXT9761HC
    Low-Power Octal PHY
    LXT9784
    Datasheet
    45
    There are two NAND-Tree chains, with two separate inputs, assigned to UCA1 (Chain 1) and
    COLED (chain 2), and two separate outputs, assigned to INT (Chain 1) and TOUT (Chain 2)
    respectively.
    To enable NAND-tree manufacturing test mode, set MODE[2:0] = "111", TCK = "0", TI = "0",
    TEXEC = "1" and power-up or reset the chip. Toggling the chain input pin will be reflected at the
    chain output after a delay of about 20ns.
    2.12.2
    XNOR-Tree Test
    This command connects all the outputs of the input-buffers in the device periphery into a XNOR-
    Tree scheme. All the I/O and outputs, except for MODE[2:0], TI, TEXEC, TCK, INT, and TOUT
    pins, are put into a Tri-State mode.
    There are two XNOR-Tree chains, with two separate inputs, assigned to UCA1 (Chain 1) and
    COLED (chain 2), and two separate outputs, assigned to INT (Chain 1) and TOUT (Chain 2),
    respectively.
    In order to set up the device into XNOR tree manufacturing test mode set MODE[2:0] = "111",
    TCK = "0", TI = "1", TEXEC = "0" and power-up or reset the chip. Toggling the chain input pin
    will be reflected at the chain output after a delay of about 20 ns.
    2.12.3
    NAND/XNOR Tree Chain Order
    A combination of
    111
    on the MODE_[2:0] pins indicates that the LXT9784 is configured to an
    asynchronous test mode (NAND-TREE or XNOR-TREE). Test pins combinations for the
    asynchronous test modes are:
    MODE_[2:0] =
    111
    , TCK =
    0
    , TI=
    0
    , TEXEC =
    1
    for NAND - TREE
    MODE_[2:0] =
    111
    , TCK =
    0
    , TI=
    1
    , TEXEC =
    0
    for XNOR - TREE
    The NAND-TREE / XNOR-TREE commands connect all outputs of the
    input-buffers
    in the device
    periphery into a
    NAND-TREE / XNOR-TREE scheme. All the input/output pins and output pins except for:
    MODE_[2.0], TI, TEXEC, TCK, INT#, and TOUT pins are put into a Tri-State mode.
    There are two NAND-TREE / XNOR-TREE chains, with two separate outputs, assigned to INT#
    (Chain 1) and TOUT (Chain 2).
    The following table lists the chains order / direction (pin no. 1 in the chain, is the farthest from the
    NAND-TREE / XNOR-TREE outputs).]
    Table 22. Test Scan Chain
    Chain Order
    Ball ID
    Chain #1
    Ball ID
    Chain #2
    1
    W1
    TXD0_1
    W18
    NC
    2
    W2
    TXD0_1
    W19
    NC
    3
    W3
    TXEN0
    W20
    NC
    4
    V1
    CRSDV0
    V18
    NC
    5
    V2
    RXD0_1
    V19
    NC
    相關(guān)PDF資料
    PDF描述
    LXT9762 Interface IC
    LXT9762HC LAN TRANSCEIVER|HEX|QFP|208PIN|PLASTIC
    LXT9781 Interface IC
    LXT9781BC LAN TRANSCEIVER|OCTAL|BGA|272PIN|PLASTIC
    LXT9781HC LAN TRANSCEIVER|OCTAL|QFP|208PIN|PLASTIC
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    LXT9762 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Fast Ethernet 10/100 Multi-Port Transceiver with Serial MII
    LXT9762HC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:LAN TRANSCEIVER|HEX|QFP|208PIN|PLASTIC
    LXT9763 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Fast Ethernet 10/100 Hex Transceiver with Full MII
    LXT9763HC 制造商:LEVEL_ONE 功能描述:
    LXT9763HC-B2 制造商:Intel 功能描述: