參數(shù)資料
型號: LTC4307IMS8-1#TRPBF
廠商: Linear Technology
文件頁數(shù): 8/12頁
文件大?。?/td> 163K
描述: IC BUFFER 2-WIRE BUS 8-MSOP
產(chǎn)品培訓(xùn)模塊: LTC4310 - Hot-Swappable I²C Isolators
標(biāo)準(zhǔn)包裝: 2,500
類型: 熱交換開關(guān)
應(yīng)用: 通用型緩沖器/總線擴(kuò)展器
內(nèi)部開關(guān):
電源電壓: 2.3 V ~ 5.5 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 8-TSSOP,8-MSOP(0.118",3.00mm 寬)
供應(yīng)商設(shè)備封裝: 8-MSOP
包裝: 帶卷 (TR)
LTC4307-1
8
43071fa
Figure 2. Input-Output Falling Edge Waveforms
OPERATION
INPUT SIDE
150pF
1V/DIV
OUTPUT SIDE
50pF
1V/DIV
200ns/DIV
43071 F02
Start-Up
When the LTC4307-1  rst receives power on its V
CC
 pin
during power-up, it starts in an undervoltage lockout
(UVLO) state, ignoring any activity on the SDA or SCL
pins until V
CC
 rises above 2V (typ). This is to ensure that
the LTC4307-1 does not try to function until it has enough
voltage to do so.
Once the LTC4307-1 comes out of UVLO, it monitors both
2-wire busses for either a stop bit or bus idle condition to
indicate the completion of data transactions. When both
sides are idle or one side has a stop bit condition while the
other is idle, the input-to-output connection circuitry is acti-
vated, joining SDAIN to SDAOUT and SCLIN to SCLOUT.
Connection Circuitry
Once the connection circuitry is activated, the functionality
of the SDAIN and SDAOUT pins is identical. A low forced
on either pin at any time results in both pin voltages being
low. The LTC4307-1 is tolerant of I
2
C bus DC logic low
voltages up to the 0.3V
CC
 V
IL
 I
2
C speci cation.
When the LTC4307-1 senses a rising edge on the bus,
it deactivates its pull-down devices for bus voltages as
low as 0.48V. Care must be taken to ensure that devices
participating in clock stretching or arbitration force logic
low voltages below 0.48V at the LTC4307-1 inputs.
SDAIN and SDAOUT enter a logic high state only when
all devices on both SDAIN and SDAOUT release high.
The same is true for SCLIN and SCLOUT. This important
feature ensures that clock stretching, clock synchroniza-
tion, arbitration and the acknowledge protocol always
work, regardless of how the devices in the system are
tied to the LTC4307-1.
Another key feature of the connection circuitry is that it
provides bidirectional buffering, keeping the capacitances
of the two 2-wire busses isolated from each other. Plac-
ing an LTC4307-1 close to an HDMI port inside an HDMI
transmitter or receiver allows the HDMI device to pass
the capacitance compliance speci cation. Because of this
isolation, the waveforms on SDAIN and SCLIN look slightly
different than the corresponding waveforms on SDAOUT
and SCLOUT as described here.
Input to Output Offset Voltage
When a logic low voltage, V
LOW1
, is driven on any of the
LTC4307-1s data or clock pins, the LTC4307-1 regulates
the voltage on the opposite data or clock pins to a slightly
higher voltage, typically 60mV above V
LOW1
. This offset is
practically independent of pull-up current (see the Typical
Performance curves).
Propagation Delays
During a rising edge, the rise time on each side is de-
termined by the bus pull-up resistor and the equivalent
capacitance on the line. If the pull-up resistors are the
same, a difference in rise time occurs which is directly
proportional to the difference in capacitance between
the two sides. Users must account for differences in the
RC time constants between the two 2-wire busses and
ensure that all system timing speci cations are met on
both busses.
There is a  nite propagation delay through the connection
circuitry for falling waveforms. Figure 2 shows the falling
edge waveforms for V
CC
 = 5.5V, a 10k pull-up resistor on
each side, 150pF parasitic capacitance on the input bus and
50pF on the output pins. An external N-channel MOSFET
device pulls down the voltage on the side with 150pF
capacitance; the LTC4307-1 pulls down the voltage on the
opposite side with a delay of 80ns. This delay is always
positive and is a function of supply voltage, temperature
and the pull-up resistors and equivalent bus capacitances
on both sides of the bus. The Typical Performance Charac-
teristics section shows propagation delay as a function of
temperature and voltage for 10k pull-up resistors and 50pF
equivalent capacitance on both sides of the part. Also, the
t
PHL
 vs C
OUT
 curve for V
CC
 = 5.5V shows that increasing the
相關(guān)PDF資料
PDF描述
LTC4307IMS8#TRPBF IC BUS BUFFER I2C 8-MSOP
LTC4308IMS8#TRPBF IC BUS BUFFER LV 8-MSOP
LTC4309IGN#TRPBF IC BUS BUFFER 2-WIRE 16-SSOP
LTC4350IGN#PBF IC CTLR HOTSWAP LOADSHARE 16SSOP
MAX1299CEAE+ IC TEMP SENS W/ADC 16-SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC4308CDD#PBF 功能描述:IC BUS BUFFER LV 8-DFN RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開關(guān):無 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
LTC4308CDD#TRPBF 功能描述:IC BUS BUFFER LV 8-DFN RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開關(guān):無 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
LTC4308CMS8#PBF 功能描述:IC BUS BUFFER LV 8-MSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:119 系列:- 類型:熱交換控制器 應(yīng)用:通用型,PCI Express? 內(nèi)部開關(guān):無 電流限制:- 電源電壓:3.3V,12V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:80-TQFP 供應(yīng)商設(shè)備封裝:80-TQFP(12x12) 包裝:托盤 產(chǎn)品目錄頁面:1423 (CN2011-ZH PDF)
LTC4308CMS8#PBF 制造商:Linear Technology 功能描述:IC HOT SWAP BUS BUFFER MSOP-8
LTC4308CMS8#TRPBF 功能描述:IC BUS BUFFER LV 8-MSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開關(guān):無 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件