參數(shù)資料
型號: KXPC8260ZUIHBC
廠商: Freescale Semiconductor
文件頁數(shù): 23/41頁
文件大?。?/td> 0K
描述: IC MPU POWERQUICC II 480-TBGA
標(biāo)準(zhǔn)包裝: 2
系列: MPC82xx
處理器類型: 32-位 MPC82xx PowerQUICC II
速度: 200MHz
電壓: 2.5V
安裝類型: 表面貼裝
封裝/外殼: 480-LBGA
供應(yīng)商設(shè)備封裝: 408-TBGA(37.5x37.5)
包裝: 托盤
MPC8260 PowerQUICC II Integrated Communications Processor Hardware Specifications, Rev. 2
Freescale Semiconductor
3
Features
— Common on-chip processor (COP) test interface
— High-performance (4.4–5.1 SPEC95 benchmark at 200 MHz; 280 Dhrystones MIPS at
200 MHz)
— Supports bus snooping for data cache coherency
— Floating-point unit (FPU)
Separate power supply for internal logic and for I/O
Separate PLLs for G2 core and for the CPM
— G2 core and CPM can run at different frequencies for power/performance optimization
— Internal core/bus clock multiplier that provides 1.5:1, 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1 ratios
— Internal CPM/bus clock multiplier that provides 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1 ratios
64-bit data and 32-bit address 60x bus
— Bus supports multiple master designs
— Supports single- and four-beat burst transfers
— 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
— Supports data parity or ECC and address parity
32-bit data and 18-bit address local bus
— Single-master bus, supports external slaves
— Eight-beat burst transfers
— 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
System interface unit (SIU)
— Clock synthesizer
— Reset controller
— Real-time clock (RTC) register
— Periodic interrupt timer
— Hardware bus monitor and software watchdog timer
— IEEE Std 1149.1 JTAG test access port
Twelve-bank memory controller
— Glueless interface to SRAM, page mode SDRAM, DRAM, EPROM, Flash and other user-
definable peripherals
— Byte write enables and selectable parity generation
— 32-bit address decodes with programmable bank size
— Three user programmable machines, general-purpose chip-select machine, and page-mode
pipeline SDRAM machine
— Byte selects for 64 bus width (60x) and byte selects for 32 bus width (local)
— Dedicated interface logic for SDRAM
CPU core can be disabled and the device can be used in slave mode to an external core
Communications processor module (CPM)
相關(guān)PDF資料
PDF描述
LA4128V-75TN144E IC CPLD 128MACROCELLS 144TQFP
LA72730-N-E IC AUDIO/VIDEO SWITCH TV 24SDIP
LAMXO2280E-3FTN324E IC FPGA AUTO 2.28KLUTS 324-BGA
LC51024VG-75F676I IC XPLD 1024MC 7.5NS 676FPBGA
LC717A00AR-NH IC TOUCH SENSOR CAP-DGTL VCT28
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KXPC8265ACZUMIBA 制造商:Freescale Semiconductor 功能描述:
KXPC850DSLVR50BU 制造商:Freescale Semiconductor 功能描述:MPU 0.32UM 256BGA - Bulk
KXPC850SRCVR66BU 制造商:Freescale Semiconductor 功能描述:MPU MPC8XX RISC 32BIT 66MHZ 3.3V/5V 256BGA - Bulk
KXPC850SRVR80BU 制造商:Freescale Semiconductor 功能描述:MPU MPC8XX RISC 32BIT 80MHZ 3.3V/5V 256BGA - Bulk
KXPC850SRZT80BU 制造商:Freescale Semiconductor 功能描述:MPU MPC8XX RISC 32BIT 80MHZ 3.3V/5V 256BGA - Bulk