21 FN6807.4 October 1, 2010 This relationship shows the SNR that would be achieved if clock jitter were the only non-ideal factor. In " />
參數(shù)資料
型號: KAD5512P-17Q48
廠商: Intersil
文件頁數(shù): 14/36頁
文件大?。?/td> 0K
描述: IC ADC 12BIT 170MSPS SGL 48-QFN
產(chǎn)品培訓(xùn)模塊: High-Speed Analog-to-Digital Converters
標(biāo)準(zhǔn)包裝: 1
系列: FemtoCharge™
位數(shù): 12
采樣率(每秒): 170M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 253mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 48-QFN(7x7)
包裝: 托盤
輸入數(shù)目和類型: 1 個差分,單極
KAD5512P
21
FN6807.4
October 1, 2010
This relationship shows the SNR that would be achieved
if clock jitter were the only non-ideal factor. In reality,
achievable SNR is limited by internal factors such as
linearity, aperture jitter and thermal noise. Internal
aperture jitter is the uncertainty in the sampling instant
shown in Figure 3. The internal aperture jitter combines
with the input clock jitter in a root-sum-square fashion,
since they are not statistically correlated, and this
determines the total jitter in the system. The total jitter,
combined with other noise sources, then determines the
achievable SNR.
Voltage Reference
A temperature compensated voltage reference provides the
reference charges used in the successive approximation
operations. The full-scale range of each A/D is proportional
to the reference voltage. The voltage reference is internally
bypassed and is not accessible to the user.
Digital Outputs
Output data is available as a parallel bus in
LVDS-compatible or CMOS modes. Additionally, the data
can be presented in either double data rate (DDR) or
single data rate (SDR) formats. The even numbered data
output pins are active in DDR mode in the 72 pin
package option. When CLKOUT is low the MSB and all
odd logical bits are output, while on the high phase the
LSB and all even logical bits are presented (this is true in
both the 72 pin and 48 pin package options). Figures 3
and 4 show the timing relationships for LVDS/CMOS and
DDR/SDR modes.
The 48-QFN package option contains six LVDS data
output pin pairs, and therefore can only support DDR
mode.
Additionally, the drive current for LVDS mode can be set
to a nominal 3mA or a power-saving 2mA. The lower
current setting can be used in designs where the receiver
is in close physical proximity to the ADC. The applicability
of this setting is dependent upon the PCB layout,
therefore the user should experiment to determine if
performance degradation is observed.
The output mode and LVDS drive current are selected via
the OUTMODE pin as shown in Table 2.
The output mode can also be controlled through the SPI
port, which overrides the OUTMODE pin setting. Details
on this are contained in “Serial Peripheral Interface” on
An external resistor creates the bias for the LVDS drivers.
A 10kΩ, 1% resistor must be connected from the RLVDS
pin to OVSS.
Over Range Indicator
The over range (OR) bit is asserted when the output
code reaches positive full-scale (e.g. 0xFFF in offset
binary mode). The output code does not wrap around
during an over-range condition. The OR bit is updated at
the sample rate.
Power Dissipation
The power dissipated by the KAD5512P is primarily
dependent on the sample rate and the output modes:
LVDS vs. CMOS and DDR vs SDR. There is a static bias in
the analog supply, while the remaining power dissipation
is linearly related to the sample rate. The output supply
dissipation is approximately constant in LVDS mode, but
linearly related to the clock frequency in CMOS mode.
Figures 36 and 37 illustrate these relationships.
Nap/Sleep
Portions of the device may be shut down to save power
during times when operation of the ADC is not required.
Two power saving modes are available: Nap, and Sleep.
Nap mode reduces power dissipation to less than 95mW
and recovers to normal operation in approximately 1s.
Sleep mode reduces power dissipation to less than 6mW
but requires approximately 1ms to recover from a sleep
command.
Wake-up time from sleep mode is dependent on the state
of CSB; in a typical application CSB would be held high
during sleep, requiring a user to wait 150s max after
CSB is asserted (brought low) prior to writing ‘001x’ to
SPI Register 25. The device would be fully powered up, in
normal mode 1ms after this command is written.
Wake-up from Sleep Mode Sequence (CSB high)
Pull CSB Low
Wait 150s
Write ‘001x’ to Register 25
Wait 1ms until ADC fully powered on
SNR
20 log10
1
2
πf
INtJ
--------------------
=
(EQ. 1)
FIGURE 32. SNR vs CLOCK JITTER
tj = 100ps
tj = 10ps
tj = 1ps
tj = 0.1ps
10 BITS
12 BITS
14 BITS
50
55
60
65
70
75
80
85
90
95
100
1
10
100
1000
SNR
(dB
)
INPUT FREQUENCY (MHz)
TABLE 2. OUTMODE PIN SETTINGS
OUTMODE PIN
MODE
AVSS
LVCMOS
Float
LVDS, 3mA
AVDD
LVDS, 2mA
相關(guān)PDF資料
PDF描述
VI-B1N-MW-F3 CONVERTER MOD DC/DC 18.5V 100W
MS27497P8F35PA CONN RCPT 6POS WALL MNT W/PINS
IDT72V3640L7-5PFI IC FIFO SS 1024X36 7-5NS 128TQFP
IDT72V3640L6PF IC FIFO SS 1024X36 6NS 128-TQFP
MS3101R24-10S CONN RCPT 7POS PANEL MNT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KAD5512P-17Q72 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 12-BIT 170MSPS SINGL ADC PROG LVDS/LVCMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
KAD5512P-21Q48 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 12-BIT 210MSPS SINGL ADC PROG LVDS/LVCMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
KAD5512P-21Q72 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 12-BIT 210MSPS SINGL ADC PROG LVDS/LVCMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
KAD5512P-25Q48 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 12-BIT 250MSPS SINGL PROG LVDS/LVCMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
KAD5512P-25Q72 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 12-BIT 250MSPS SINGL PROG LVDS/LVCMOS RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32