參數(shù)資料
型號(hào): K4H510438D
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 512Mb D-die DDR SDRAM Specification
中文描述: ?的512Mb芯片DDR SDRAM內(nèi)存規(guī)格
文件頁(yè)數(shù): 12/24頁(yè)
文件大小: 373K
代理商: K4H510438D
Rev. 1.2 January 2006
DDR SDRAM
K4H510438D
K4H510838D
K4H511638D
IDD7A : Operating current: Four bank operation
1. Typical Case: For DDR200,266,333: Vdd = 2.5V, T=25
°
C; For DDR400: Vdd=2.6V,T=25
°
C
Worst Case : Vdd = 2.7V, T= 10
°
C
2. Four banks are being interleaved with tRC(min), Burst Mode, Address and Control inputs on NOP edge are not
changing. lout = 0mA
4. Timing patterns
- B0(133Mhz, CL=2.5) : tCK = 7.5ns, CL=2.5, BL=4, tRRD = 2*tCK, tRCD = 3*tCK, Read with autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing
*50% of data changing at every burst
- A2(133Mhz, CL=2) : tCK = 7.5ns, CL2=2, BL=4, tRRD = 2*tCK, tRCD = 3*tCK, Read with autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing
*50% of data changing at every burst
- B3(166Mhz,CL=2.5) : tCK=6ns, CL=2.5, BL=4, tRRD=2*tCK, tRCD=3*tCK, Read with autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing
*50% of data changing at every burst
- CC(200Mhz,CL = 3) : tCK = 5ns, CL = 3, BL = 4, tRCD = 3*tCK , tRC = 11*tCK, tRAS = 8*tCK
Read : A0 N N R0 N N N N P0 N N - repeat the same timing with random address changing
*50% of data changing at every transfer
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=DESELECT
IDD1 : Operating current: One bank operation
1. Typical Case: For DDR200,266,333: Vdd = 2.5V, T=25
°
C; For DDR400: Vdd=2.6V,T=25
°
C
Worst Case : Vdd = 2.7V, T= 10
°
C
2. Only one bank is accessed with tRC(min), Burst Mode, Address and Control inputs on NOP edge are changing once
per clock cycle. lout = 0mA
3. Timing patterns
- B0(133Mhz, CL=2.5) : tCK = 7.5ns, CL=2.5, BL=4, tRCD = 3*tCK, tRC = 9*tCK, tRAS = 6*tCK
Read : A0 N N R0 N N P0 N N A0 N - repeat the same timing with random address changing
*50% of data changing at every burst
- A2 (133Mhz, CL=2) : tCK = 7.5ns, CL=2, BL=4, tRCD = 3*tCK, tRC = 9*tCK, tRAS = 6*tCK
Read : A0 N N R0 N N P0 N N A0 N - repeat the same timing with random address changing
*50% of data changing at every burst
- B3(166Mhz, CL=2.5) : tCK=6ns, CL=2.5, BL=4, tRCD=3*tCK, tRC = 10*tCK, tRAS=7*tCK
Read : A0 N N R0 N N P0 N N A0 N - repeat the same timing with random address changing
*50% of data changing at every burst
- CC(200Mhz,CL = 3) : tCK = 5ns, CL = 3, BL = 4, tRCD = 3*tCK , tRC = 11*tCK, tRAS = 8*tCK
Read : A0 N N R0 N N N N P0 N N - repeat the same timing with random address changing
*50% of data changing at every transfer
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=DESELECT
14.0 Detailed test condition for DDR SDRAM IDD1 & IDD7A
相關(guān)PDF資料
PDF描述
K4H510838D 512Mb D-die DDR SDRAM Specification
K4H510738E Dual Wide Bandwidth High Output Drive Single Supply Op Amp 8-MSOP-PowerPAD -40 to 125
K4H510838D-LA2 512Mb D-die DDR SDRAM Specification 66 TSOP-II with Pb-Free (RoHS compliant)
K4H510838D-LB0 512Mb D-die DDR SDRAM Specification 66 TSOP-II with Pb-Free (RoHS compliant)
K4H511638D-UCC 512Mb D-die DDR SDRAM Specification 66 TSOP-II with Pb-Free (RoHS compliant)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K4H510438D-TCA0 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:128Mb DDR SDRAM
K4H510438D-TCA2 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:128Mb DDR SDRAM
K4H510438D-TCB0 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:128Mb DDR SDRAM
K4H510438D-TLA0 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:128Mb DDR SDRAM
K4H510438D-TLA2 制造商:SAMSUNG 制造商全稱(chēng):Samsung semiconductor 功能描述:128Mb DDR SDRAM