• <pre id="polry"><noframes id="polry"><dd id="polry"></dd><code id="polry"><dfn id="polry"><rt id="polry"></rt></dfn></code><tfoot id="polry"><legend id="polry"></legend></tfoot>
  • <thead id="polry"></thead>
    <thead id="polry"><strike id="polry"><code id="polry"></code></strike></thead>
    參數(shù)資料
    型號(hào): ISPLSI1048-70LQ
    英文描述: Electrically-Erasable Complex PLD
    中文描述: 電可擦除復(fù)雜可編程邏輯器件
    文件頁(yè)數(shù): 8/12頁(yè)
    文件大?。?/td> 120K
    代理商: ISPLSI1048-70LQ
    Specifications
    ispLSI 1048
    8
    USEispLS 1048EAFORNEW
    = Clock (max) + Reg h - Logic
    =
    (
    t
    gy0(max) +
    t
    gco +
    t
    gcp(max)
    )
    +
    (
    t
    gh
    ) - (
    t
    iobp +
    t
    grp4 +
    t
    20ptxor
    )
    =
    (
    #50 + #40 + #52
    )
    +
    (
    #39
    ) - (
    #20 + #28 + #35
    )
    5.0 ns = (5.0 + 2.5 + 5.0) + (6.0) - (3.0 + 3.0 + 7.5)
    t
    co
    = Clock (max) + Reg co + Output
    =
    (
    t
    gy0(max) +
    t
    gco +
    t
    gcp(max)
    )
    +
    (
    t
    gco
    )
    +
    (
    t
    orp +
    t
    ob
    )
    =
    (
    #50 + #40 + #52
    )
    +
    (
    #40
    )
    +
    (
    #45 + #47
    )
    21.5 ns = (5.0 + 2.5 + 5.0) + (2.5) + (3.5 + 3.0)
    COMMERCAL&INDUSTRAL
    DESGNS
    ispLSI 1048 Timing Model
    GLB Reg
    Delay
    I/O Pin
    (Output)
    ORP
    Delay
    Feedback
    4 PT Bypass
    #33
    20 PT
    XOR Delays
    Control
    PTs
    #42, 43,
    44
    GRP
    Delay
    #27, 29,
    30, 31, 32
    Input
    RST
    Clock
    Distribution
    I/O Pin
    (Input)
    Y0
    Y1,2,3
    D
    Q
    GRP 4
    #28
    GLB Reg Bypass
    #37
    ORP Bypass
    #46
    D
    Q
    RST
    RE
    OE
    CK
    I/O Reg Bypass
    #20
    I/O Cell
    ORP
    GLB
    GRP
    I/O Cell
    #21 - 25
    #34, 35, 36
    #51, 52,
    53, 54
    #50
    #45
    Reset
    Ded. In
    #26
    #55
    #55
    #38, 39,
    40, 41
    #48, 49
    #47
    Derivations of
    t
    su,
    t
    h and
    t
    co from the Product Term Clock
    t
    su
    = Logic + Reg su - Clock (min)
    =
    (
    t
    iobp +
    t
    grp4 +
    t
    20ptxor
    )
    +
    (
    t
    gsu
    ) - (
    t
    iobp +
    t
    grp4 +
    t
    ptck(min)
    )
    =
    (
    #20 + #28 + #35
    )
    +
    (
    #38
    ) - (
    #20 + #28 + #44
    )
    5.5 ns = (3.0 + 3.0 + 7.5) + (1.5) - (3.0 + 3.0 + 3.5)
    t
    h
    = Clock (max) + Reg h - Logic
    =
    (
    t
    iobp +
    t
    grp4 +
    t
    ptck(max)
    )
    +
    (
    t
    gh
    ) - (
    t
    iobp +
    t
    grp4 +
    t
    20ptxor
    )
    =
    (
    #20 + #28 + #44
    )
    +
    (
    #39
    ) - (
    #20 + #28 + #35
    )
    6.0 ns = (3.0 + 3.0 + 7.5) + (6.0) - (3.0 + 3.0 + 7.5)
    t
    co
    = Clock (max) + Reg co + Output
    =
    (
    t
    iobp +
    t
    grp4 +
    t
    ptck(max)
    )
    +
    (
    t
    gco
    )
    +
    (
    t
    orp +
    t
    ob
    )
    =
    (
    #20 + #28 + #44
    )
    +
    (
    #40
    )
    +
    (
    #45 + #47
    )
    22.5 ns = (3.0 + 3.0 +7.5) + (2.5) + (3.5 + 3.0)
    Derivations of
    t
    su,
    t
    h and
    t
    co from the Clock GLB
    1
    t
    su
    = Logic + Reg su - Clock (min)
    =
    (
    t
    iobp +
    t
    grp4 +
    t
    20ptxor
    )
    +
    (
    t
    gsu
    ) - (
    t
    gy0(min) +
    t
    gco +
    t
    gcp(min)
    )
    =
    (
    #20 + #28 + #35
    )
    +
    (
    #38
    ) - (
    #50 + #40 + #52
    )
    6.5 ns = (3.0 + 3.0 + 7.5) + (1.5) - (5.0 + 2.5 + 1.0)
    t
    h
    1. Calculations are based upon timing specifications for the ispLSI 1048-70.
    相關(guān)PDF資料
    PDF描述
    ISPLSI1048-80LQ Electrically-Erasable Complex PLD
    ISPLSI1048C-50LQ Electrically-Erasable Complex PLD
    ISPLSI1048C-50LQI Electrically-Erasable Complex PLD
    ISPLSI1048C-70LQ Electrically-Erasable Complex PLD
    ISPLSI1048E-100LQ Electrically-Erasable Complex PLD
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    ISPLSI1048-70LT 制造商:Lattice Semiconductor Corporation 功能描述:
    ISPLSI1048-80LQ 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Electrically-Erasable Complex PLD
    ISPLSI1048C 制造商:LATTICE 制造商全稱(chēng):Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
    ISPLSI1048C-50LG/883 制造商:LATTICE 制造商全稱(chēng):Lattice Semiconductor 功能描述:In-System Programmable High Density PLD
    ispLSI1048C-50LQ 功能描述:CPLD - 復(fù)雜可編程邏輯器件 USE ispMACH 4000V RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100