Specifications ispLSI 2032VE 6 External Timing Parameters Over Recommended Operating Conditions tpd1
參數(shù)資料
型號(hào): ISPLSI 2032VE-300LTN48
廠商: Lattice Semiconductor Corporation
文件頁(yè)數(shù): 14/16頁(yè)
文件大?。?/td> 0K
描述: IC PLD ISP 32I/O 3NS 48TQFP
標(biāo)準(zhǔn)包裝: 250
系列: ispLSI® 2000VE
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 3.0ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 8
宏單元數(shù): 32
門數(shù): 1000
輸入/輸出數(shù): 32
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-TQFP(7x7)
包裝: 托盤
其它名稱: ISPLSI2032VE-300LTN48
Specifications ispLSI 2032VE
6
External Timing Parameters
Over Recommended Operating Conditions
tpd1
UNITS
-135
MIN.
TEST
COND.
1. Unless noted otherwise, all parameters use a GRP load of 4, 20 PTXOR path, ORP and Y0 clock.
2. Standard 16-bit counter using GRP feedback.
3. Reference Switching Test Conditions section.
Table 2-0030B/2032VE
v.0.1
1
3
2
1
tsu2 + tco1
(
)
-110
MIN.
MAX.
DESCRIPTION
#
PARAMETER
A
1
Data Propagation Delay, 4PT Bypass, ORP Bypass
7.5
10.0
ns
tpd2
A
2
Data Propagation Delay
ns
fmax
A
3
Clock Frequency with Internal Feedback
135
111
MHz
fmax (Ext.)
4
Clock Frequency with External Feedback
MHz
fmax (Tog.)
5
Clock Frequency, Max. Toggle
MHz
tsu1
6
GLB Reg. Setup Time before Clock, 4 PT Bypass
ns
tco1
A
7
GLB Reg. Clock to Output Delay, ORP Bypass
ns
th1
8
GLB Reg. Hold Time after Clock, 4 PT Bypass
0.0
ns
tsu2
9
GLB Reg. Setup Time before Clock
5.5
ns
tco2
A
10
GLB Reg. Clock to Output Delay
ns
th2
11
GLB Reg. Hold Time after Clock
0.0
ns
tr1
A
12
Ext. Reset Pin to Output Delay, ORP Bypass
ns
trw1
13
Ext. Reset Pulse Duration
5.0
ns
tptoeen
B
14
Input to Output Enable
ns
tptoedis
C
15
Input to Output Disable
ns
tgoeen
B
16
Global OE Output Enable
ns
tgoedis
C
17
Global OE Output Disable
ns
twh
18
External Synchronous Clock Pulse Duration, High
3.0
ns
twl
19
External Synchronous Clock Pulse Duration, Low
3.0
ns
100
167
4.0
4.5
5.5
9.0
12.0
6.0
10.0
77.0
125
5.5
0.0
7.5
0.0
6.5
4.0
13.0
5.0
6.5
12.5
14.5
7.0
-180
MIN. MAX.
5.0
180
118
200
3.0
0.0
4.0
0.0
4.0
2.5
7.5
4.0
5.0
6.0
10.0
5.0
SELECT
DEVICES
DISCONTINUED
相關(guān)PDF資料
PDF描述
RYM40DRSH-S288 CONN EDGECARD 80POS .156 EXTEND
TPSV157K020R0080 CAP TANT 150UF 20V 10% 2924
TAP685M006CRW CAP TANT 6.8UF 6.3V 20% RADIAL
LLL216R71H223MA01L CAP CER 0.022UF 50V 20% X7R 0508
TAP685M006CCS CAP TANT 6.8UF 6.3V 20% RADIAL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ispLSI2032VE-300LTN48 功能描述:CPLD - 復(fù)雜可編程邏輯器件 USE ispMACH 4000V RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI2032VE300LTN48I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable High Density SuperFAST⑩ PLD
ISPLSI2032VL 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:2.5V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI-2032VL-110LB49 制造商:Rochester Electronics LLC 功能描述: 制造商:Lattice Semiconductor Corporation 功能描述:
ISPLSI2032VL-110LB49 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:2.5V In-System Programmable SuperFAST⑩ High Density PLD