參數(shù)資料
型號(hào): ISL98003CNZ-165
廠商: Intersil
文件頁(yè)數(shù): 5/31頁(yè)
文件大?。?/td> 0K
描述: IC AFE 3CH 8BIT 165MHZ 80EPTQFP
標(biāo)準(zhǔn)包裝: 119
位數(shù): 8
通道數(shù): 3
功率(瓦特): 1.1W
電壓 - 電源,模擬: 1.8V,3.3V
電壓 - 電源,數(shù)字: 1.65 V ~ 2 V
封裝/外殼: 80-TQFP 裸露焊盤
供應(yīng)商設(shè)備封裝: 80-TQFP-EP(12x12)
包裝: 托盤
13
FN6760.0
September 12, 2008
0x1A
Green Offset MSB, (0x80)
7:0
Green Offset MSB
ABLC off: upper 8 bits to Green offset DAC
ABLC enabled: Green digital offset
(See Red Offset)
0x1B
Green Offset LSB, (0x00)
5:0
N/A
7:6
Green Offset LSB
See Red Offset
0x1C
Blue Offset MSB, (0x80)
7:0
Blue Offset MSB
ABLC off: upper 8 bits to Blue offset DAC
ABLC enabled: Blue digital offset
(See Red Offset)
0x1D
Blue Offset LSB, (0x00)
5:0
N/A
7:6
Blue Offset LSB
See Red Offset
0x1E
PLL HTOTAL MSB, (0x06)
5:0
PLL HTOTAL MSB
14-bit HTOTAL
PLL updated on LSB write only.
0x1F
PLL HTOTAL LSB, (0x98)
7:0
PLL HTOTAL LSB
PLL updated on LSB write only. SXGA default
0x20
PLL Phase, (0x00)
5:0
PLL Sampling Phase
Used to control the phase of the ADC’s sample point relative
to the period of a pixel. Adjust to obtain optimum image quality.
One step = 5.625° (1.56% of pixel period).
0x21
PLL Pre-coast, (0x04)
7:0
Pre-coast
Number of lines the PLL will coast prior to the start of VSYNC.
0x22
PLL Post-coast, (0x04)
7:0
Post-coast
Number of lines the PLL will coast after the end of VSYNC.
0x23
PLL Misc, (0x00)
0
PLL Lock Edge HSYNC
0: PLL locks to trailing edge of selected HSYNC (default)
1: PLL locks to leading edge of selected HSYNC
1
CLKINV ENABLE
0: CLKINV input ignored
1: CLKINV input enabled
2
Ext Coast SEL
0: Internal COAST generation
1: External COAST source
3
Ext Coast POL
0: Active high external COAST
1: Active low external COAST
4
EXT CLOCK
0: Internal pixel clock from DPLL
1: External pixel clock from EXTCLKin pin
0x24
DC-Restore and ABLC
starting pixel MSB, (0x00)
5:0
DC-Restore and ABLC
starting pixel (MSB)
Pixel after Raw HSYNC trailing edge to begin DC-restore and
ABLC. 14 bits.
0x25
DC-Restore and ABLC
starting pixel LSB, (0x02)
7:0
DC-Restore and ABLC
starting pixel (LSB)
0x26
DC-Restore Clamp Width,
(0x10)
7:0
DC-Restore clamp width
Only applies to DC-restore clamp used for AC-coupled
configurations. A value of 0x00 means the clamp DAC is never
connected to the input.
Register Listing (Continued)
ADDRESS
REGISTER
(DEFAULT VALUE)
BITS
FUNCTION NAME
DESCRIPTION
ISL98003
相關(guān)PDF資料
PDF描述
ISLA118P50IRZ IC ADC 8BIT SPI/SRL 500M 72QFN
ISLA212P20IRZ IC ADC 12BIT SRL/SPI 72QFN
ISLA214S50IR1Z IC ADC
ISLA222P13IRZ IC ADC 12BIT SRL/SPI 72QFN
ISLA224S25IR1Z IC ADC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL98003CNZ-165S2733 制造商:Intersil Corporation 功能描述:TANGTOP ISL98003CNZ-T165 W/BUSINESS TRACKING REQUIREMENTS - Trays
ISL98003CNZ-EVALZ 功能描述:EVAL BOARD FOR ISL98003CNZ RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:PCI Express® (PCIe) 主要目的:接口,收發(fā)器,PCI Express 嵌入式:- 已用 IC / 零件:DS80PCI800 主要屬性:- 次要屬性:- 已供物品:板
ISL98003INZ-110 功能描述:IC AFE 3CH 8BIT 110MHZ 80EPTQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
ISL98003INZ-EVALZ 功能描述:EVALUATION BOARD FOR ISL98003INZ RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PCI Express® (PCIe) 主要目的:接口,收發(fā)器,PCI Express 嵌入式:- 已用 IC / 零件:DS80PCI800 主要屬性:- 次要屬性:- 已供物品:板
ISL98012IUZ 功能描述:直流/直流開關(guān)轉(zhuǎn)換器 1.8V INPUT PWM STP UPG 10LD RoHS:否 制造商:STMicroelectronics 最大輸入電壓:4.5 V 開關(guān)頻率:1.5 MHz 輸出電壓:4.6 V 輸出電流:250 mA 輸出端數(shù)量:2 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT