參數(shù)資料
型號: ISL54101ACQZ
廠商: Intersil
文件頁數(shù): 10/21頁
文件大?。?/td> 0K
描述: IC TMDS REGEN W/MUX 128-MQFP
標(biāo)準(zhǔn)包裝: 66
應(yīng)用: 多媒體顯示器,測試設(shè)備
接口: I²C
電源電壓: 3 V ~ 3.6 V
封裝/外殼: 128-BFQFP
供應(yīng)商設(shè)備封裝: 128-MQFP(14x20)
包裝: 托盤
安裝類型: 表面貼裝
產(chǎn)品目錄頁面: 1244 (CN2011-ZH PDF)
18
FN6725.0
June 17, 2008
The ISL5410xA has a 7-bit address on the serial bus,
determined by the ADDR0-ADDR6 bits. This allows up to
128 ISL5410xAs to be independently controlled by the same
serial bus.
The bus is nominally inactive, with SDA and SCL high.
Communication begins when the host issues a START
command by taking SDA low while SCL is high (Figure 14).
The ISL5410xA continuously monitors the SDA and SCL
lines for the start condition and will not respond to any
command until this condition has been met. The host then
transmits the 7-bit serial address plus a R/W bit, indicating if
the next transaction will be a Read (R/W = 1) or a Write (R/W
= 0). If the address transmitted matches that of any device
on the bus, that device must respond with an
ACKNOWLEDGE (Figure 15).
Once the serial address has been transmitted and
acknowledged, one or more bytes of information can be
written to or read from the slave. Communication with the
selected device in the selected direction (read or write) is
ended by a STOP command, where SDA rises while SCL is
high (Figure 14), or a second START command, which is
commonly used to reverse data direction without
relinquishing the bus.
Data on the serial bus must be valid for the entire time SCL
is high (Figure 16). To achieve this, data being written to the
ISL5410xA is latched on a delayed version of the rising edge
of SCL. SCL is delayed and deglitched inside the ISL5410xA
for three crystal clock periods (120ns for a 25MHz crystal) to
eliminate spurious clock pulses that could disrupt serial
communication.
When the contents of the ISL5410xA are being read, the
SDA line is updated after the falling edge of SCL, delayed
and deglitched in the same manner.
Configuration Register Write
Figure 17 shows two views of the steps necessary to write
one or more words to the Configuration Register.
Configuration Register Read
Figure 18 shows two views of the steps necessary to read
one or more words from the Configuration Register.
SCL
SDA
START
STOP
FIGURE 14. VALID START AND STOP CONDITIONS
SCL FROM
HOST
DATA OUTPUT
FROM TRANSMITTER
DATA OUTPUT
FROM RECEIVER
8
1
9
START
ACKNOWLEDGE
FIGURE 15. ACKNOWLEDGE RESPONSE FROM RECEIVER
SCL
SDA
DATA STABLE
DATA CHANGE
DATA STABLE
FIGURE 16. VALID DATA CHANGES ON THE SDA BUS
ISL54100A, ISL54101A, ISL54102A
相關(guān)PDF資料
PDF描述
V300C15H150BG3 CONVERTER MOD DC/DC 15V 150W
DSPIC30F2020-30I/SO IC DSPIC MCU/DSP 12K 28SOIC
D38999/20WC98SD CONN RCPT 10POS WALL MNT W/SCKT
PIC16C55-HS/SO IC MCU OTP 512X12 28SOIC
DSPIC33FJ128GP206-I/PT IC DSPIC MCU/DSP 128K 64TQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL54101CQZ 功能描述:IC RGEN MUX TMDS 1:1 128-MQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標(biāo)準(zhǔn)包裝:3,000 系列:- 應(yīng)用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
ISL54101CQZ-EVALZ 制造商:Intersil Corporation 功能描述:TMDS REGENERATORS 128MQFP EP - Bulk
ISL54102ACQZ 功能描述:IC TMDS REGEN W/MUX 128-MQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標(biāo)準(zhǔn)包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復(fù)用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
ISL54102CQZ 功能描述:IC TMDS REGEN W/MUX 128MQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標(biāo)準(zhǔn)包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復(fù)用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
ISL54103 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:DDC Accelerator (DDCA)