TRX-EYE-MEDIUM TO MAX JITTER Max time between jitter" />
參數(shù)資料
型號: IDT89HPES8NT2ZBBC
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 3/28頁
文件大?。?/td> 0K
描述: IC PCI SW 8LANE 2PORT 324-CABGA
標準包裝: 84
系列: PRECISE™
類型: PCI Express 開關 - Gen1
應用: 服務器,儲存,通信,嵌入式,消費品
安裝類型: 表面貼裝
封裝/外殼: 324-LBGA
供應商設備封裝: 324-CABGA(19x19)
包裝: 托盤
其它名稱: 89HPES8NT2ZBBC
11 of 28
January 5, 2009
IDT 89HPES8NT2 Data Sheet
TRX-EYE-MEDIUM TO
MAX JITTER
Max time between jitter median & max deviation
0.3
UI
TRX-IDLE-DET-DIFF-
ENTER TIME
Unexpected Idle Enter Detect Threshold Integration Time
10
ms
TRX-SKEW
Lane to lane input skew
20
ns
1. Minimum, Typical, and Maximum values meet the requirements under PCI Specification 1.1
Signal
Symbol Reference
Edge
Min Max Unit
Timing
Diagram
Reference
GPIO
GPIO[7:0]1
1. GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if
they are asynchronous.
Tpw_13b2
2. The values for this symbol were determined by calculation, not by testing.
None
50
ns
Table 10 GPIO AC Timing Characteristics
Signal
Symbol
Reference
Edge
Min
Max
Unit
Timing
Diagram
Reference
JTAG
JTAG_TCK
Tper_16a
none
50.0
ns
Thigh_16a,
Tlow_16a
10.0
25.0
ns
JTAG_TMS1,
JTAG_TDI
1. The JTAG specification, IEEE 1149.1, recommends that JTAG_TMS should be held at 1 while the signal applied at JTAG_TRST_N
changes from 0 to 1. Otherwise, a race may occur if JTAG_TRST_N is deasserted (going from low to high) on a rising edge of JTAG_TCK
when JTAG_TMS is low, because the TAP controller might go to either the Run-Test/Idle state or stay in the Test-Logic-Reset state.
Tsu_16b
JTAG_TCK rising
2.4
ns
Thld_16b
1.0
ns
JTAG_TDO
Tdo_16c
JTAG_TCK falling
20
ns
Tdz_16c2
2. The values for this symbol were determined by calculation, not by testing.
—20
ns
JTAG_TRST_N
Tpw_16d2
none
25.0
ns
Table 11 JTAG AC Timing Characteristics
Parameter
Description
Min1
Typical1
Max1
Units
Table 9 PCIe AC Timing Characteristics (Part 2 of 2)
相關PDF資料
PDF描述
IDT72V51236L7-5BB8 IC FLOW CTRL MULTI QUEUE 256-BGA
IDT89HPES16NT2ZBBCG8 IC PCI SW 16LANE 2PORT 484-CABGA
IDT89HPES16NT2ZBBC8 IC PCI SW 16LANE 2PORT 484-CABGA
MIC5310-GFYML TR IC REG LDO 1.8V/1.5V .15A 8-MLF
NCV8537MN250R2G IC REG LDO 2.5V .7A 10-DFN
相關代理商/技術參數(shù)
參數(shù)描述
IDT89HPES8NT2ZBBC8 功能描述:IC PCI SW 8LANE 2PORT 324-CABGA RoHS:否 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES8NT2ZBBCG 功能描述:IC PCI SW 8LANE 2PORT 324-CABGA RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES8NT2ZBBCG8 功能描述:IC PCI SW 8LANE 2PORT 324-CABGA RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES8T5AZBBC 功能描述:IC PCI SW 8LANE 5PORT 196-CABGA RoHS:否 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES8T5AZBBC8 功能描述:IC PCI SW 8LANE 5PORT 196-CABGA RoHS:否 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝