IDT72V281/72V291 3.3V CMOS SUPERSYNC FIFOTM 65,536 x 9 " />
  • <big id="livfa"></big>
    <nobr id="livfa"></nobr>
    <thead id="livfa"></thead>
    參數(shù)資料
    型號: IDT72V281L15PF8
    廠商: IDT, Integrated Device Technology Inc
    文件頁數(shù): 17/26頁
    文件大小: 0K
    描述: IC FIFO 32768X18 15NS 64QFP
    標(biāo)準(zhǔn)包裝: 750
    系列: 72V
    功能: 同步
    存儲容量: 589K(32K x 18)
    數(shù)據(jù)速率: 67MHz
    訪問時間: 15ns
    電源電壓: 3 V ~ 3.6 V
    工作溫度: 0°C ~ 70°C
    安裝類型: 表面貼裝
    封裝/外殼: 64-LQFP
    供應(yīng)商設(shè)備封裝: 64-TQFP(14x14)
    包裝: 帶卷 (TR)
    其它名稱: 72V281L15PF8
    24
    COMMERCIAL AND INDUSTRIAL
    TEMPERATURE RANGES
    IDT72V281/72V291 3.3V CMOS SUPERSYNC FIFOTM
    65,536 x 9 and 131,072 x 9
    NOTES:
    1. Use an AND gate in IDT Standard mode, an OR gate in FWFT mode.
    2. Do not connect any output control signals directly together.
    3. FIFO #1 and FIFO #2 must be the same depth, but may be different word widths.
    OPTIONAL CONFIGURATIONS
    WIDTH EXPANSION CONFIGURATION
    Word width may be increased simply by connecting together the control
    signals of multiple devices. Status flags can be detected from any one
    device. The exceptions are the
    EF and FF functions in IDT Standard mode
    and the
    IR and OR functions in FWFT mode. Because of variations in skew
    between RCLK and WCLK, it is possible for
    EF/FF deassertion and IR/
    OR assertion to vary by one cycle between FIFOs. In IDT Standard mode,
    Figure 21. Block Diagram of 65,536 x 18 and 131,072 x 18 Width Expansion
    DEPTH EXPANSION CONFIGURATION (FWFT MODE ONLY)
    The IDT72V281 can easily be adapted to applications requiring depths
    greater than 65,536 and 131,072 for the IDT72V291 with a 9-bit bus width.
    In FWFT mode, the FIFOs can be connected in series (the data outputs of
    one FIFO connected to the data inputs of the next) with no external logic
    necessary. The resulting configuration provides a total depth equivalent to
    the sum of the depths associated with each single FIFO. Figure 22 shows
    a depth expansion using two IDT72V281/72V291 devices.
    Care should be taken to select FWFT mode during Master Reset for all
    FIFOs in the depth expansion configuration. The first word written to an
    empty configuration will pass from one FIFO to the next ("ripple down") until
    it finally appears at the outputs of the last FIFO in the chain–no read
    operation is necessary but the RCLK of each FIFO must be free-running.
    Each time the data word appears at the outputs of one FIFO, that device's
    OR line goes LOW, enabling a write to the next FIFO in line.
    For an empty expansion configuration, the amount of time it takes for
    OR
    of the last FIFO in the chain to go LOW (i.e. valid data to appear on the last
    FIFO's outputs) after a word has been written to the first FIFO is the sum of the
    delays for each individual FIFO:
    (N – 1)*(4*transfer clock) + 3*TRCLK
    whereNisthenumberofFIFOsintheexpansionandTRCLKistheRCLKperiod.
    Note that extra cycles should be added for the possibility that the tSKEW3
    specificationisnotmetbetweenWCLKandtransferclock,orRCLKandtransfer
    clock, for the
    OR flag.
    The "ripple down" delay is only noticeable for the first word written to an
    empty depth expansion configuration. There will be no delay evident for
    subsequent words written to the configuration.
    The first free location created by reading from a full depth expansion
    configuration will "bubble up" from the last FIFO to the previous one until it
    finally moves into the first FIFO of the chain. Each time a free location is
    created in one FIFO of the chain, that FIFO's
    IR line goes LOW, enabling
    the preceding FIFO to write a word to fill it.
    such problems can be avoided by creating composite flags, that is, ANDing
    EF of every FIFO, and separately ANDing FF of every FIFO. In FWFT
    mode, composite flags can be created by ORing
    OR of every FIFO, and
    separately ORing
    IR of every FIFO.
    Figure 21 demonstrates a width expansion using two IDT72V281/
    72V291 devices. D0 - D8 from each device form a 18-bit wide input bus and
    Q0-Q8 from each device form a 18-bit wide output bus. Any word width can
    be attained by adding additional IDT72V281/72V291 devices.
    WRITE CLOCK (WCLK)
    m + n
    m
    n
    MASTER RESET (
    MRS)
    READ CLOCK (RCLK)
    DATA OUT
    n
    m + n
    WRITE ENABLE (
    WEN)
    FULL FLAG/INPUT READY (
    FF/IR)
    PROGRAMMABLE (
    PAF)
    PROGRAMMABLE (
    PAE)
    EMPTY FLAG/OUTPUT READY (
    EF/OR) #2
    OUTPUT ENABLE (
    OE)
    READ ENABLE (
    REN)
    m
    LOAD (
    LD)
    IDT
    72V281
    72V291
    EMPTY FLAG/OUTPUT READY (
    EF/OR) #1
    PARTIAL RESET (
    PRS)
    IDT
    72V281
    72V291
    4513 drw 24
    FULL FLAG/INPUT READY (
    FF/IR) #2
    HALF-FULL FLAG (
    HF)
    FIRST WORD FALL THROUGH/
    SERIAL INPUT (FWFT/SI)
    RETRANSMIT (
    RT)
    #1
    FIFO
    #2
    GATE
    (1)
    GATE
    (1)
    D0 - Dm
    DATA IN
    Dm+1 - Dn
    Q0 - Qm
    Qm+1 - Qn
    FIFO
    #1
    相關(guān)PDF資料
    PDF描述
    VE-B1F-MW-F2 CONVERTER MOD DC/DC 72V 100W
    ISL83080EIBZ-T TXRX ESD RS-485/422 5V 14-SOIC
    VE-B1F-MW-F1 CONVERTER MOD DC/DC 72V 100W
    MS27473E20A35PA CONN PLUG 79POS STRAIGHT W/PINS
    MS27474T22B55S CONN RCPT 55POS JAM NUT W/SCKT
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    IDT72V281L15PFGI 功能描述:IC FIFO 32768X18 15NS 64QFP RoHS:是 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
    IDT72V281L15PFGI8 功能描述:IC FIFO 32768X18 15NS 64QFP RoHS:是 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
    IDT72V281L15PFI 功能描述:IC FIFO 32768X18 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
    IDT72V281L15PFI8 功能描述:IC FIFO 32768X18 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
    IDT72V281L15TF 功能描述:IC FIFO 32768X18 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433