IDT72V263/273/283/293/103/113 3.3V HIGH DENSITY SUPERSYNC IITM NARROW BUS FIFO" />

      參數(shù)資料
      型號: IDT72V223L7-5PF
      廠商: IDT, Integrated Device Technology Inc
      文件頁數(shù): 41/45頁
      文件大?。?/td> 0K
      描述: IC FIFO 512X18 7-5NS 80QFP
      標(biāo)準(zhǔn)包裝: 5
      系列: 72V
      功能: 異步,同步
      存儲容量: 9.2K(512 x 18)
      數(shù)據(jù)速率: 133MHz
      訪問時間: 5ns
      電源電壓: 3.15 V ~ 3.45 V
      工作溫度: 0°C ~ 70°C
      安裝類型: 表面貼裝
      封裝/外殼: 80-LQFP
      供應(yīng)商設(shè)備封裝: 80-TQFP(14x14)
      包裝: 托盤
      其它名稱: 72V223L7-5PF
      5
      IDT72V263/273/283/293/103/113 3.3V HIGH DENSITY SUPERSYNC IITM NARROW BUS FIFO
      8K x 18, 16K x 9/18, 32K x 9/18, 64K x 9/18, 128K x 9/18, 256K x 9/18, 512K x9
      COMMERCIAL AND INDUSTRIAL
      TEMPERATURE RANGES
      IDT72V223/233/243/253/263/273/283/293 3.3V HIGH DENSITY SUPERSYNC IITM NARROW BUS FIFO
      512 x 18, 1K x 9/18, 2K x 9/18, 4K x 9/18, 8K x 9/18, 16K x 9/18, 32K x 9/18, 64K x 9/18, 128K x 9
      FEBRUARY 11, 2009
      to-HIGH transition of WCLK. Similarly, the
      PAFisassertedLOWontheLOW-
      to-HIGH transition of WCLK and
      PAF is reset to HIGH on the LOW-to-HIGH
      transition of RCLK.
      If synchronous
      PAE/PAF configuration is selected , the PAE is asserted
      and updated on the rising edge of RCLK only and not WCLK. Similarly,
      PAF
      is asserted and updated on the rising edge of WCLK only and not RCLK. The
      modedesiredisconfiguredduringmasterresetbythestateoftheProgrammable
      Flag Mode (PFM) pin.
      The Retransmit function allows data to be reread from the FIFO more
      than once. A LOW on the
      RT input during a rising RCLK edge initiates a
      retransmitoperationbysettingthereadpointertothefirstlocationofthememory
      array. A zero-latency retransmit timing mode can be selected using the
      RetransmittimingModepin(RM).DuringMasterReset,aLOWonRMwillselect
      zero-latency retransmit. A HIGH on RM during Master Reset will select normal
      latency.
      If zero-latency retransmit operation is selected the first data word to be
      retransmitted will be placed on the output register with respect to the same
      RCLK edge that initiated the retransmit based on RT being LOW.
      Refer to Figure 11 and 12 for Retransmit Timing with normal latency. Refer
      to Figure 13 and 14 for Retransmit Timing with zero-latency.
      A Big-Endian/Little-Endian data word format is provided. This function is
      useful when data is written into the FIFO in long word format (x18) and read
      out of the FIFO in small word (x9) format. If Big-Endian mode is selected, then
      themostsignificantbyte(word)ofthelongwordwrittenintotheFIFOwillberead
      IW
      OW
      Write Port Width
      Read Port Width
      L
      x18
      L
      H
      x18
      x9
      H
      L
      x9
      x18
      H
      x9
      TABLE 1 — BUS-MATCHING CONFIGURATION MODES
      outoftheFIFOfirst,followedbytheleastsignificantbyte.IfLittle-Endianformat
      is selected, then the least significant byte of the long word written into the FIFO
      will be read out first, followed by the most significant byte. The mode desired is
      configured during master reset by the state of the Big-Endian (
      BE) pin.
      The Interspersed/Non-Interspersed Parity (IP) bit function allows the user
      to select the parity bit in the word loaded into the parallel port (D0-Dn) when
      programming the flag offsets. If Interspersed Parity mode is selected, then the
      FIFOwillassumethattheparitybitislocatedinbitpositionD8 duringtheparallel
      programmingoftheflagoffsets.IfNon-InterspersedParitymodeisselected,then
      D8isassumedtobeavalidbitandD16 andD17 areignored.IPmodeisselected
      during Master Reset by the state of the IP input pin. This mode is relevant only
      when the input width is set to x18 mode. Interspersed Parity control only has
      aneffectduringparallelprogrammingoftheoffsetregisters.Itdoesnoteffectthe
      data written to and read from the FIFO.
      A JTAG test port is provided, here the FIFO has fully functional Boundary
      Scan feature, compliant with IEEE 1149.1 Standard Test Access Port and
      Boundary Scan Architecture.
      If, at any time, the FIFO is not actively performing an operation, the chip will
      automatically power down. Once in the power down state, the standby supply
      currentconsumptionisminimized.Initiatinganyoperation(byactivatingcontrol
      inputs) will immediately take the device out of the power down state.
      The IDT72V223/72V233/72V243/72V253/72V263/72V273/72V283/
      72V293 are fabricated using IDT’s high speed submicron CMOS technology.
      相關(guān)PDF資料
      PDF描述
      MS27484P8A6S CONN PLUG 6POS STRAIGHT W/SCKT
      MS3100E22-10P CONN RCPT 4POS WALL MNT W/PINS
      VI-BNK-IV-F3 CONVERTER MOD DC/DC 40V 150W
      MS3106E20-27PZ CONN PLUG 14POS STRAIGHT W/PINS
      VE-B6M-MW-F3 CONVERTER MOD DC/DC 10V 100W
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      IDT72V223L7-5PF8 功能描述:IC FIFO 512X18 7-5NS 80QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:80 系列:7200 功能:同步 存儲容量:18.4K(1K x 18) 數(shù)據(jù)速率:- 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(10x10) 包裝:托盤 其它名稱:72225LB10TF
      IDT72V223L7-5PFI 功能描述:IC FIFO 512X18 7-5NS 80QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
      IDT72V225L10PF 功能描述:IC FIFO SYNC 1024X18 10NS 64TQFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
      IDT72V225L10PF8 功能描述:IC FIFO SYNC 1024X18 10NS 64TQFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:80 系列:7200 功能:同步 存儲容量:18.4K(1K x 18) 數(shù)據(jù)速率:- 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(10x10) 包裝:托盤 其它名稱:72225LB10TF
      IDT72V225L10PFG 功能描述:IC FIFO SYNC 1024X18 10NS 64TQFP RoHS:是 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72V 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF