IDT72T1845/55/65/75/85/95/105/115/125 2.5V TeraSync 18-BIT/9-BIT FIFO
參數(shù)資料
型號(hào): IDT72T1885L5BB
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 30/55頁(yè)
文件大?。?/td> 0K
描述: IC FIFO 32768X18 2.5V 5NS 144BGA
標(biāo)準(zhǔn)包裝: 1
系列: 72T
功能: 異步,雙端口
存儲(chǔ)容量: 589K(32K x 18)
數(shù)據(jù)速率: 10MHz
訪問(wèn)時(shí)間: 5ns
電源電壓: 2.375 V ~ 2.625 V
工作溫度: 0°C ~ 70°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 144-BGA
供應(yīng)商設(shè)備封裝: 144-PBGA(13x13)
包裝: 托盤(pán)
其它名稱(chēng): 72T1885L5BB
36
COMMERCIALANDINDUSTRIAL
TEMPERATURERANGES
IDT72T1845/55/65/75/85/95/105/115/125 2.5V TeraSync 18-BIT/9-BIT FIFO 2Kx18/4Kx9, 4Kx18/
8Kx9, 8Kx18/16Kx9, 16Kx18/32Kx9, 32Kx18/64Kx9, 64Kx18/128Kx9, 128Kx18/256Kx9, 256Kx18/512Kx9, 512Kx18/1Mx9
FEBRUARY 10, 2009
Figure 11. Write Cycle and Full Flag Timing (IDT Standard Mode)
D0 - Dn
WEN
RCLK
REN
tENH
tENH
Q0 - Qn
DATA READ
NEXT DATA READ
tSKEW1
(1)
5909 drw15
WCLK
NO WRITE
1
2
1
2
NO WRITE
tWFF
tA
tENS
tENS
(1)
tDS
tA
DX
tDH
tCLK
tCLKH
FF
RCS
tENS
tRCSLZ
tWFF
tSKEW1
tCLKL
DX+1
tWFF
tDS
tDH
Figure 12. Read Cycle, Output Enable, Empty Flag and First Data Word Latency (IDT Standard Mode)
5909 drw16
D0 - Dn
tDS
tDH
D0
D1
tDS
tDH
NO OPERATION
RCLK
REN
EF
tCLK
tCLKH
tCLKL
tENH
tREF
tA
tOLZ
Q0 - Qn
OE
WCLK
(1)
tSKEW1
WEN
tENS
tENH
1
2
tOLZ
NO OPERATION
LAST WORD
D0
D1
tENS
tENH
tOHZ
LAST WORD
tREF
tENH
tENS
tA
tREF
tENS
tENH
WCS
tOE
tWCSS
tWCSH
NOTES:
1. tSKEW1 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that
EF will go HIGH (after one RCLK cycle plus tREF). If the time between the
rising edge of WCLK and the rising edge of RCLK is less than tSKEW1, then
EF deassertion may be delayed one extra RCLK cycle.
2.
LD = HIGH.
3. First data word latency = tSKEW1 + 1*TRCLK + tREF.
4.
RCS is LOW.
NOTES:
1. tSKEW1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that
FF will go HIGH (after one WCLK cycle pus tWFF). If the time between the
rising edge of the RCLK and the rising edge of the WCLK is less than tSKEW1, then the
FF deassertion may be delayed one extra WCLK cycle.
2.
LD = HIGH, OE = LOW, EF = HIGH.
3.
WCS = LOW.
相關(guān)PDF資料
PDF描述
MAX189BCWE+T IC ADC 12BIT SERIAL LP 16SOIC
MAX1240AESA/V+T IC ADC 12BIT SRL 73KSPS 8SOIC
MAX1240AESA+T IC ADC 12BIT SERIAL 8-SOIC
V48A15T500BL2 CONVERTER MOD DC/DC 15V 500W
ISL32275EFVZ-T IC RCVR RS485/422 QD ESD 16TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT72T1885L5BBI 功能描述:IC FIFO 32768X18 2.5V 5NS 144BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問(wèn)時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱(chēng):74F433
IDT72T1885L6-7BB 功能描述:IC FIFO 32768X18 6-7NS 144BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問(wèn)時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱(chēng):74F433
IDT72T1895L4-4BB 功能描述:IC FIFO 65536X18 4NS 144BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問(wèn)時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱(chēng):74F433
IDT72T1895L4-4BBG 制造商:Integrated Device Technology Inc 功能描述:IC FIFO 65536X18 4NS 144BGA
IDT72T1895L4-4BBG8 制造商:Integrated Device Technology Inc 功能描述:IC FIFO 65536X18 4NS 144BGA