參數(shù)資料
型號: ICS9112BM-17LF
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 5/8頁
文件大?。?/td> 0K
描述: IC BUFFER ZD HI PERFORM 16-SOIC
標準包裝: 48
類型: 零延遲緩沖器
PLL: 帶旁路
輸入: 時鐘
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:9
差分 - 輸入:輸出: 無/無
頻率 - 最大: 133MHz
除法器/乘法器: 無/無
電源電壓: 2.97 V ~ 5.5 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.154",3.90mm 寬)
供應商設備封裝: 16-SOIC
包裝: 管件
其它名稱: 9112BM-17LF
5
ICS9112-17
0051K—11/02/04
Output to Output Skew
The skew between CLKOUT and the CLKA/B outputs is not dynamically adjusted by the PLL. Since CLKOUT is one
of the inputs to the PLL, zero phase difference is maintained from REF to CLKOUT. If all outputs are equally loaded,
zero phase difference will maintained from REF to all outputs.
If applications requiring zero output-output skew, all the outputs must equally loaded.
If the CLKA/B outputs are less loaded than CLKOUT, CLKA/B outputs will lead it; and if the CLKA/B is more loaded
than CLKOUT, CLKA/B will lag the CLKOUT.
Since the CLKOUT and the CLKA/B outputs are identical, they all start at the same time, but different loads cause them
to have different rise times and different times crossing the measurement thresholds.
REF input and
all outputs
loaded Equally
REF input and CLKA/B
outputs loaded equally, with
CLKOUT loaded More.
REF input and CLKA/B
outputs loaded equally, with
CLKOUT loaded Less.
Timing diagrams with different loading configurations
相關PDF資料
PDF描述
ICS525R-02LFT IC CLOCK USER CONFIGURE 28-SSOP
MK2703SLFTR IC PLL AUD CLK SYNTHESIZER 8SOIC
MK1725GLFTR IC CLK GEN SPRD SPECTRUM 16TSSOP
ICS252PMILFT IC CLK SYNTHESIZER FP DUAL 8SOIC
VE-23Y-MU-F2 CONVERTER MOD DC/DC 3.3V 132W
相關代理商/技術參數(shù)
參數(shù)描述
ICS9112BM-17LFT 功能描述:IC BUFFER ZD HI PERFORM 16-SOIC RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 時鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
ICS9112BM18 制造商:ICS 功能描述:
ICS9112BM-18 制造商:Integrated Device Technology Inc 功能描述:PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
ICS9112BM-18T 制造商:ICS 制造商全稱:ICS 功能描述:Zero Delay, Low Skew Buffer
ICS9112CM18 制造商:ICS 功能描述: