參數(shù)資料
型號: ICS83115BRLFT
英文描述: LOW SKEW, 1-TO-16 LVCMOS / LVTTL FANOUT BUFFER
中文描述: 低偏移,1至16的LVCMOS / LVTTL扇出緩沖器
文件頁數(shù): 5/9頁
文件大小: 180K
代理商: ICS83115BRLFT
ICS83115
L
OW
S
KEW
, 1-
TO
-16
LVCMOS / LVTTL F
ANOUT
B
UFFER
83115BR
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 21, 2004
5
Integrated
Circuit
Systems, Inc.
A
DDITIVE
P
HASE
J
ITTER
Additive Phase Jitter, RMS
@ 155.52MHz (12KHz to 20MHz)
= 0.09ps typical
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
1k
10k
100k
1M
10M
100M
The spectral purity in a band at a specific offset from the funda-
mental compared to the power of the fundamental is called the
dBc Phase Noise.
This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise
power present in a 1Hz band at a specified offset from the fun-
damental frequency to the power value of the fundamental. This
ratio is expressed in decibels (dBm) or a ratio of the power in
As with most timing specifications, phase noise measurements
have issues. The primary issue relates to the limitations of the
equipment. Often the noise floor of the equipment is higher than
the noise floor of the device. This is illustrated above. The de-
the 1Hz band to the power in the fundamental. When the re-
quired offset is specified, the phase noise is called a
dBc
value,
which simply means dBm at a specified offset from the funda-
mental. By investigating jitter in the frequency domain, we get a
better understanding of its effects on the desired application over
the entire time record of the signal. It is mathematically possible
to calculate an expected bit error rate given a phase noise plot.
vice meets the noise floor of what is shown, but can actually be
lower. The phase noise is dependant on the input source and
measurement equipment.
O
FFSET
F
ROM
C
ARRIER
F
REQUENCY
(H
Z
)
S
H
O
Z
相關PDF資料
PDF描述
ICS8312AYI LOW SKEW, 1-TO-12 LVCMOS / LVTTL FANOUT BUFFER
ICS8312AYIT LOW SKEW, 1-TO-12 LVCMOS / LVTTL FANOUT BUFFER
ICS8312I LOW SKEW, 1-TO-12 LVCMOS / LVTTL FANOUT BUFFER
ICS8312 Full-Duplex M-LVDS Transceiver 14-SOIC -40 to 85
ICS8312AY Replaced by SN65MLVD204A : Half-Duplex M-LVDS Transceiver 8-SOIC -40 to 85
相關代理商/技術參數(shù)
參數(shù)描述
ICS83115BRT 制造商:ICS 制造商全稱:ICS 功能描述:LOW SKEW, 1-TO-16 LVCMOS / LVTTL FANOUT BUFFER
ICS8312 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:LOW SKEW, 1-TO-12 LVCMOS / LVTTL FANOUT BUFFER
ICS8312AY 制造商:Integrated Device Technology Inc 功能描述:
ICS8312AYI 制造商:ICS 制造商全稱:ICS 功能描述:LOW SKEW, 1-TO-12 LVCMOS / LVTTL FANOUT BUFFER
ICS8312AYILF 功能描述:IC CLK BUFF 1:12 250MHZ 32-LQFP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘緩沖器,驅(qū)動器 系列:HiPerClockS™ 產(chǎn)品培訓模塊:High Bandwidth Product Overview 標準包裝:1,000 系列:Precision Edge® 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:4 差分 - 輸入:輸出:是/是 輸入:CML,LVDS,LVPECL 輸出:CML 頻率 - 最大:2.5GHz 電源電壓:2.375 V ~ 2.625 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR)