參數(shù)資料
型號: ICS1567-742
英文描述: Differential Output Video Dot Clock Generator
中文描述: 差分輸出視頻點時鐘發(fā)生器
文件頁數(shù): 5/11頁
文件大?。?/td> 161K
代理商: ICS1567-742
Load Clock Divider
The
ICS1567
has an additional programmable divider that is
used to generate the LOAD frequency. The modulus of this
divider may be set to 3, 4, 5, 6, 8, or 10. The design of this
divider permits the output duty factor to be 50/50, even when
an odd modulus is selected.
The selection of the modulus is done by the ROM look-up
table. A different modulus may, therefore, be selected for each
frequency address.
Pipeline Delay Reset Function
The
ICS1567
implements the clocking sequence required to
reset the pipeline delay on Brooktree RAMDACs. This se-
quence is automatically generated by the
ICS1567
upon any
rising edge of the STROBE line.
When the frequency select inputs (FS0-FS4) are used in a
transparent mode, simply lower and raise the STROBE line to
activate the function. When the frequency select inputs are
latched, simply load the same frequency into the
ICS1567
twice.
When changing frequencies, it is advisable to allow 500uSec
after the new frequency is selected to activate the reset func-
tion. The output frequency of the synthesizer should be stable
enough at that point for the RAMDAC to correctly execute its
reset sequence.
See Figure 4 for a diagram of the clock sequencing.
Output Stage Description
The CLK and CLK outputs are each connected to the drains of
P-Channel MOSFET devices. The source of each of these
devices is connected to VDDO. Typical on resistance of each
device is 15 Ohms. These outputs will drive the clock and clock
of a RAMDAC device when a resistive network equivalent to
Figure 3 is utilized.
The LD output is a high-current CMOS type drive whose
frequency is controlled by a programmable divider that may be
selected for a modulus of 3, 4, 5, 6, 8, or 10. Under control of
the ROM, this output may also be suppressed (logic low level)
at any frequency select address, if desired.
Application Information
Power Supplies
The
ICS1567
has two VSS pins to reduce the effects of package
inductance. Both pins are connected to the same potential on
the die (the ground bus). BOTH of these pins should connect
to the ground plane of the video board as close to the package
as is possible.
The
ICS1567
has two VDDO pins which are the supply of +5
volt power to all output stages. Again, both VDDO pins connect
to the same point on the die. BOTH of these pins should be
connected to the power plane (or bus) using standard high-fre-
quency decoupling practice. This decoupling consists of a low
series inductance bypass capacitor, using the shortest leads
possible, mounted close to the
ICS1567
.
The VDD pin is the power supply for the synthesizer circuitry
and other lower current digital functions. We recommend that
RC decoupling or zener regulation be provided for this pin (as
shown in the recommended application circuitry). This will
allow the PLL to “track” through power supply fluctuations
without visible effects.
Crystal Oscillator and Crystal Selection
The
ICS1567
has circuitry on-board to implement a Pierce
oscillator with the addition of only one external component, a
quartz crystal. Pierce oscillators operate the crystal in anti- (also
called parallel-) resonant mode. See the AC Characteristics for
the effective capacitive loading to specify when ordering crys-
tals.
So-called series-resonant crystals may also be used with the
ICS1567
. Be aware that the oscillation frequency will be
slightly higher than the frequency that is stamped on the can
(typically 0.005-0.01%).
As the entire operation of the phase-locked loop depends on
having a stable reference frequency, we recommend that the
crystal be mounted as closely as possible to the package. Avoid
routing digital signals or the
ICS1567
outputs underneath or
near these traces. It is also desirable to ground the crystal can
to the ground plane, if possible.
ICS1567
5
相關(guān)PDF資料
PDF描述
ICS1572 GT 7C 7#16S SKT RECP WALL RM
ICS1572M-101 GT 4C 4#12 PIN RECP WALL RM
ICS1572M-301 GT 4C 4#12 SKT RECP WALL RM
ICS1574B GT 5C 5#12 PIN RECP WALL RM
ICS1574BEB GT 5C 5#12 SKT RECP WALL RM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS1567M-742 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Video/Graphics Clock Generator
ICS1572 制造商:ICS 制造商全稱:ICS 功能描述:User Programmable Differential Output Graphics Clock Generator
ICS1572M101 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Video/Graphics Clock Generator
ICS1572M-101 制造商:ICS 制造商全稱:ICS 功能描述:User Programmable Differential Output Graphics Clock Generator
ICS1572M301 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Video/Graphics Clock Generator