參數(shù)資料
型號(hào): HY62256AR2-I
廠商: Hynix Semiconductor Inc.
英文描述: 32Kx8bit CMOS SRAM
中文描述: 32Kx8bit CMOS SRAM的
文件頁數(shù): 10/14頁
文件大?。?/td> 820K
代理商: HY62256AR2-I
WRITE CYCLE 2 (/OE Low Fixed)
Notes (WRlTE CYCLE):
1. A write occurs during the overlap of a low /CS and a low /WE. A write begins at
the latest transition among /CS going low and /WE going low: A write ends at
the earliest transition among /CS going high and /WE going high. t
WP
is
measured from the beginning of write to the end of write.
2. tcw is measured from the later of /CS going low to the end of write .
3. t
AS
is measured from the address valid to the beginning of write.
4. t
WR
is measured from the end of write to the address change. t
WR
is applied in
case a write ends as /CS, or /WE going high.
5. If /OE and /WE are in the read mode during this period, and the I/O pins are in
the output low-Z state, input of opposite phase of the output must not be applied
because bus contention can occur.
6. If /CS goes low simultaneously with /WE going low, or after /WE going low,
the outputs remain in high impedance state.
7. D
OUT
is the same phase of latest written data in this write cycle.
8. D
OUT
is the read data of the new address.
2 of 3
22/10/97 12:35
-sram/62256alt1
http://www.hea.com/hean2/sram/62256alt1.htm
相關(guān)PDF資料
PDF描述
HY62256AT1 32Kx8bit CMOS SRAM
HY62256AT1-I 32Kx8bit CMOS SRAM
HY62256AJ 32Kx8bit CMOS SRAM
HY62256ALJ 32Kx8bit CMOS SRAM
HY62256ALP 32Kx8bit CMOS SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HY62256ASERIES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:IC-256K CMOS SRAM
HY62256AT1 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:32Kx8bit CMOS SRAM
HY62256AT1-10 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SRAM
HY62256AT1-55 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SRAM
HY62256AT1-55I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SRAM