參數(shù)資料
型號(hào): HEF4059B
廠商: NXP Semiconductors N.V.
元件分類: 通用總線功能
英文描述: Programmable divide-by-n counter(可編程÷n計(jì)數(shù)器)
中文描述: 可編程分頻氮計(jì)數(shù)器(可編程÷ ?計(jì)數(shù)器)
文件頁(yè)數(shù): 3/6頁(yè)
文件大小: 58K
代理商: HEF4059B
January 1995
3
Philips Semiconductors
Product specification
Programmable divide-by-n counter
HEF4059B
LSI
The three mode selection inputs K
a
, K
b
and K
c
determine
the modulus (‘divide-by’ number) of the first and last
counting sections in accordance with Table 1.
Every time the first (fastest) counting section goes through
one cycle, it reduces, by 1, the number that has been
preset (jammed) into the three decades of the intermediate
counting section and into the last counting section (which
consists of flip-flops that are not needed for operating the
first counting section).
For example, in the
÷
2 mode, only one flip-flop is needed
in the first counting section. Therefore the last (5th)
counting section has three flip-flops that can be preset to a
maximum count of seven with a place value of thousands.
This counting mode is selected when K
a
, K
b
and K
c
are set
to HIGH. In this case input J
1
is used to preset the first
counting section and J
2
to J
4
are used to preset the last
(5th) counting section.
If
÷
10 mode is desired for the first section, K
a
is set HIGH,
K
b
to HIGH and K
c
to LOW. The jam inputs J
1
to J
4
are
used to preset the first counting section and there is no last
counting section. The intermediate counting section
consists of three cascaded BCD decade (
÷
10) counters,
presettable by means of the jam inputs J
5
to J
16
.
When clock pulses are applied to the clock input after a
number n has been preset into the counter, the counter
counts down until the DETECTION circuit detects the zero
state. At this time the PRESET ENABLE circuit is enabled
to preset again the number n into the counter and to
produce an output pulse.
The preset of the counter to a desired
÷
n is achieved as
follows:
n = (MODE*) (1000
×
decade 5 preset
+
100
×
decade 4 preset
+
10
×
decade 3 preset
+
1
×
decade 2 preset)
+
decade 1 preset.
* MODE = first counting section divider (10, 8, 5, 4 or 2).
To calculate preset values for any n count, divide the
n count by the selected mode. The resultant is the
corresponding preset values of the 5th to the 2nd decade
with the remainder being equal to the 1st decade value.
mode
If n = 8479, and the selected mode = 5, the preset value
= 8479
÷
5 = 1695 with a remainder of 4, thus the jam
inputs must be set as follows:
preset value
------˙
.
=
4
J
2
L
1
J
4
H
5
9
6
J
1
L
J
3
H
J
5
H
J
6
L
J
7
H
J
8
L
J
9
H
J
10
L
J
11
L
J
12
H
J
13
L
J
14
H
J
15
H
J
16
L
The mode select inputs permit frequency-synthesizer
channel separations of 10, 12,5, 20, 25 and 50 parts.
These inputs set the maximum value of n at 9999 (when
the first counting section divides by 5 or 10) or at 15 999
(when the first counting section divides by 8, 4 or 2).
The three decades of the intermediate counting section
can be preset to a binary 15 instead of a binary 9. In this
case the first cycle of a counter consists of 15 count
pulses, the next cycles consisting of 10 count pulses. Thus
the place value of the three decades are still 1, 10 and 100.
For example, in the
÷
8 mode, the number from which the
intermediate counting section begins to count-down can
be preset to:
3rd
2nd
1st
decade:
decade:
decade:
1500
150
15
1665
The last counting section can be preset to a maximum of
1, with a place value of 1000. The total of these numbers
(2665) times 8 equals 21 320. The first counting section
can be preset to a maximum of 7. Therefore, 21 327 is the
maximum possible count in the
÷
8 mode. The highest
count of the various modes is shown in Table 1, in the
column entitled ‘extended counter range’. Control inputs
K
b
and K
c
can be used to initiate and lock the counter in
the ‘master preset’ mode. In this condition the flip-flops in
the counter are preset in accordance with the jam inputs
and the counter remains in that mode as long as K
b
and
K
c
both remain LOW. The counter begins to run down from
the preset state when a counting mode other than the
‘master preset’ mode is selected. Whenever the ‘master
preset’ mode is used, control signals K
b
= L and K
c
= L
must be applied for at least 3 full clock pulses. After the
master preset mode inputs have been changed to one of
the counting modes, the next positive-going clock
transition changes an internal flip-flop so that the
count-down can begin at the second positive-going clock
transition. Thus, after a ‘master preset’ mode, there is
always one extra count before the output goes HIGH.
相關(guān)PDF資料
PDF描述
HEF4060B 14-stage ripple-carry binary counter/divider and oscillator(14級(jí)紋波進(jìn)位二進(jìn)制計(jì)數(shù)器/除法器和振蕩器)
HEF4060BD 14-stage ripple-carry binary counter/divider and oscillator
HEF4060BDF MSI 14-stage ripple-carry binary counter/divider and oscillator
HEF4060BPN MSI 14-stage ripple-carry binary counter/divider and oscillator
HEF4060BTD MSI 14-stage ripple-carry binary counter/divider and oscillator
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HEF4059BD 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Programmable divide-by-n counter
HEF4059BF 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Programmable divide-by-n counter
HEF4059BN 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Programmable divide-by-n counter
HEF4059BP 制造商:NXP Semiconductors 功能描述:HEF4000 Counter/Divider Bulk 制造商:NXP Semiconductors 功能描述:IC 4000 LOCMOS 4059 DIP24 15V 制造商:NXP Semiconductors 功能描述:IC, 4000 LOCMOS, 4059, DIP24, 15V 制造商:NXP Semiconductors 功能描述:IC, DIVIDE-BY-N COUNTER, PROG, DIP-24; Counter Type:Divide-By-N, Programmable; Clock Frequency:20MHz; Count Maximum:16; Supply Voltage Min:4.5V; Supply Voltage Max:15.5V; Logic Case Style:DIP; No. of Pins:24; Package / Case:24-DIP ;RoHS Compliant: Yes
HEF4059BP,652 功能描述:計(jì)數(shù)器 IC PROG DIV-BY-N COUNTR RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel