參數(shù)資料
型號: GS882V37AD-225
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 256K x 36 9Mb SCD/DCD Sync Burst SRAMs
中文描述: 256K X 36 CACHE SRAM, 2.2 ns, PBGA165
封裝: FPBGA-165
文件頁數(shù): 20/28頁
文件大?。?/td> 637K
代理商: GS882V37AD-225
GS882V37AB/D-250/225/200
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02 7/2004
20/28
2002, GSI Technology
JTAG TAP Block Diagram
Identification (ID) Register
The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in
Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM.
It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the
controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.
ID Register Contents
Tap Controller Instruction Set
Overview
There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific
(Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be
implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load
address, data or control signals into the RAM or to preload the I/O buffers.
When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01.
When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired
instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the
TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this
device is listed in the following table.
Die
Revision
Code
Not Used
I/O
Configuration
GSI Technology
JEDEC Vendor
ID Code
P
0
1
Bit #
x36
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
1
X
X
X
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0 1 1 0 1 1 0 0 1
Instruction Register
ID Code Register
·
31 30 29
Boundary Scan Register
· · ·
· · ·
n
0
1
2
0
1
2
· · ·
0
1
2
· · ·
0
Bypass Register
TDI
TDO
TMS
TCK
Test Access Port (TAP) Controller
相關(guān)PDF資料
PDF描述
GS882V37AD-225I 256K x 36 9Mb SCD/DCD Sync Burst SRAMs
GS882V37AD-250 256K x 36 9Mb SCD/DCD Sync Burst SRAMs
GS882V37AD-250I 256K x 36 9Mb SCD/DCD Sync Burst SRAMs
GS882V37AB 256K x 36 9Mb SCD/DCD Sync Burst SRAMs
GS882V37AB-200 256K x 36 9Mb SCD/DCD Sync Burst SRAMs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS882V37BB-133I 制造商:GSI Technology 功能描述:256KX36(9 MEG)SYNCH BURST,"+1 SERIES" SCD, JTAG, FLEXDRIVE - Trays
GS882V37BB-300 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V 9MBIT 256KX36 2.2NS 119FBGA - Trays
GS882V37BB-300I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V 9MBIT 256KX36 2.2NS 119FBGA - Trays
GS882V37BGB-200 制造商:GSI Technology 功能描述:256KX36(9 MEG)SYNCH BURST,"+1 SERIES" SCD, JTAG, FLEXDRIVE - Trays
GS882V37BGB-200I 制造商:GSI Technology 功能描述:256KX36(9 MEG)SYNCH BURST,"+1 SERIES" SCD, JTAG, FLEXDRIVE - Trays