• <li id="bjvky"><video id="bjvky"><span id="bjvky"></span></video></li>
    參數(shù)資料
    型號: GS8161Z18BD-150
    廠商: GSI TECHNOLOGY
    元件分類: DRAM
    英文描述: 18Mb Pipelined and Flow Through Synchronous NBT SRAM
    中文描述: 1M X 18 ZBT SRAM, 7.5 ns, PBGA165
    封裝: 13 X 15 MM, 1 MM PITCH, FBGA-165
    文件頁數(shù): 16/37頁
    文件大?。?/td> 618K
    代理商: GS8161Z18BD-150
    GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
    Preliminary
    Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
    Rev: 1.00 9/2004
    16/37
    2004, GSI Technology
    Burst Cycles
    Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
    read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
    generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
    driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
    the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
    Load mode.
    Burst Order
    The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
    accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is low, a linear burst
    sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
    below for details.
    Mode Pin Functions
    Note:
    There is a pull-up device on the FT pin and a pull-down device on the ZZ pin, so this input pin can be unconnected and the chip will operate in
    the default states as specified in the above tables.
    Burst Counter Sequences
    BPR 1999.05.18
    Mode Name
    Pin Name
    State
    L
    H
    L
    H or NC
    L or NC
    Function
    Linear Burst
    Interleaved Burst
    Flow Through
    Pipeline
    Active
    Standby, I
    DD
    = I
    SB
    Burst Order Control
    LBO
    Output Register Control
    FT
    Power Down Control
    ZZ
    H
    Note:
    The burst counter wraps to initial state on the 5th clock.
    Note:
    The burst counter wraps to initial state on the 5th clock.
    Linear Burst Sequence
    A[1:0] A[1:0] A[1:0] A[1:0]
    1st address
    00
    01
    10
    11
    2nd address
    01
    10
    11
    00
    3rd address
    10
    11
    00
    01
    4th address
    11
    00
    01
    10
    Interleaved Burst Sequence
    A[1:0] A[1:0] A[1:0] A[1:0]
    1st address
    00
    01
    10
    11
    2nd address
    01
    00
    11
    10
    3rd address
    10
    11
    00
    01
    4th address
    11
    10
    01
    00
    相關(guān)PDF資料
    PDF描述
    GS8161Z18BD-150I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-200 18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-200I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-250 18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-250I 18Mb Pipelined and Flow Through Synchronous NBT SRAM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    GS8161Z18BD-150I 制造商:GSI 制造商全稱:GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-150IV 制造商:GSI 制造商全稱:GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-150V 制造商:GSI 制造商全稱:GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-200 制造商:GSI 制造商全稱:GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM
    GS8161Z18BD-200I 制造商:GSI 制造商全稱:GSI Technology 功能描述:18Mb Pipelined and Flow Through Synchronous NBT SRAM