參數(shù)資料
型號: FMS6406CSX
廠商: Fairchild Semiconductor
文件頁數(shù): 2/12頁
文件大?。?/td> 0K
描述: IC FILTER S-VIDEO DUAL 8SOIC
產(chǎn)品變化通告: Mold Compound Change 12/Dec/2007
標(biāo)準(zhǔn)包裝: 1
類型: 視頻濾波器
應(yīng)用: 錄音機(jī),機(jī)頂盒
安裝類型: 表面貼裝
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 8-SOICN
包裝: 標(biāo)準(zhǔn)包裝
其它名稱: FMS6406CSXDKR
2006 Fairchild Semiconductor Corporation
0
www.fairchildsemi.com
FMS6406 Rev. 4.0.4
FMS6406
Precision
S-V
ideo
Filter
with
Summed
Composite
Output,
Sound
Trap,
and
Group
Delay
Compensation
Functional Description
Introduction
This product is a two channel monolithic continuous time
video filter designed for reconstructing the luminance and
chrominance signals from an S-Video D/A source.
Composite video output is generated by summing the Y
and C outputs. The chip is designed to have AC coupled
inputs and will work equally well with either AC or DC
coupled outputs.
The reconstruction filters provide a 5th-order Butterworth
response with group delay equalization. This provides a
maximally flat response in terms of delay and amplitude.
Each of the four outputs is capable of driving 2Vpp into a
75Ω load.
All channels are clamped during the sync interval to set the
appropriate minimum output DC level. With this operation
the effective input time constant is greatly reduced, which
allows for the use of small low cost coupling capacitors.
The net effect is that the input will settle to 10mV in 5ms
for any DC shifts present in the input video signal.
In most applications the input coupling capacitors are
0.1μF. The Y and C inputs typically sink 1μA of current
during active video, which normally tilts a horizontal line
by 2mV at the Y output. During sync, the clamp restores
this leakage current by sourcing an average of 20μA over
the clamp interval. Any change in the coupling capacitor
values will affect the amount of tilt per line. Any reduction
in tilt will come with an increase in settling time.
Luminance (Y) I/O
The typical luma input is driven by either a low impedance
source of 1Vpp or the output of a 75Ω terminated line
driven by the output of a current DAC. In either case, the
input must be capacitively coupled to allow the sync-
detect and DC restore circuitry to operate properly.
All outputs are capable of driving 2Vpp, AC or DC-coupled,
into either a single or dual video load. A single video load
consists of a series 75Ω impedance matching resistor
connected to a terminated 75Ω line, this presents a total
of 150Ω of loading to the part. A dual load would be two of
these in parallel which would present a total of 75Ω to the
part. The gain of the Y, C and CV signals is 6dB with 1Vpp
input levels. Even when two loads are present the driver
will produce a full 2Vpp signal at its output pin.
Chrominance (C) I/O
The chrominance input can be driven in the same manner
as the luminance input but is typically only a 0.7Vpp signal.
Since the chrominance signal doesn’t contain any DC
content, the output signal can be AC coupled using as
small as a 0.1μF capacitor if DC-coupling is not desired.
Composite Video (CV) Output
The composite video output driver is same as the other
outputs. When driving a dual load either output will still
function if the other output connection is inadvertently
shorted providing these loads are AC-coupled.
Equalizer/Notch (EQ_NOTCH) Output
This output is designed to drive a 600Ω load to 2Vpp,
which will meet its primary intention of driving a modulator
load.
Layout Considerations
General layout and supply bypassing play major roles in
high-frequency performance and thermal characteristics.
The FMS6406DEMO is a 4-layer board with a full power
and ground plane. Following this layout configuration will
provide the optimum performance and thermal characte-
ristics. For optimum results, follow the steps below as a
basis for high frequency layout:
Include 1μF and 0.1μF ceramic bypass capacitors
Place the 1μF capacitor within 0.75 inches of the
power pin
Place the 0.1μF capacitor within 0.1 inches of the
power pin
For multi-layer boards, use a large ground plane to
help dissipate heat
For 2-layer boards, use a ground plane that extends
beyond the device by at least 0.5”
Minimize all trace lengths to reduce series inductances
相關(guān)PDF資料
PDF描述
PT02A-14-12P CONN RCPT 12 POS BOX MNT W/PINS
VE-JTJ-MY-F2 CONVERTER MOD DC/DC 36V 50W
VE-J0F-MY-F1 CONVERTER MOD DC/DC 72V 50W
SF7282-3PG-3ES CONN RCPT 3POS PNL MNT PIN
ISL24211IRTZ-T13 IC VCOM CALIBRATOR I2C 10TDFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
FMS6406CSX_NL 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:Precision S-Video Filter with Summed Composite Output, Sound Trap, and Group Delay Compensation
FMS6407 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:Triple Video Drivers with Selectable HD/Progressive/SD/Bypass Filters
FMS6407_05 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:Triple Video Drivers with Selectable HD/Progressive/SD/Bypass Filters
FMS6407_AAB3116B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
FMS6407_ABB3026B WAF 制造商:Fairchild Semiconductor Corporation 功能描述: