參數(shù)資料
型號: EVAL-ADCMP602BRMZ
廠商: Analog Devices Inc
文件頁數(shù): 12/16頁
文件大小: 0K
描述: BOARD EVAL FOR ADCMP602 8MSOP
標(biāo)準(zhǔn)包裝: 1
主要目的: 比較器,單路
嵌入式:
已用 IC / 零件: ADCMP602
主要屬性: CMOS 和 TTL 兼容輸出
次要屬性: 鎖銷啟用和關(guān)機(jī)引腳
已供物品:
ADCMP600/ADCMP601/ADCMP602
Rev. A | Page 5 of 16
TIMING INFORMATION
Figure 2 illustrates the ADCMP600/ADCMP601/ADCMP602 latch timing relationships. Table 2 provides definitions of the terms shown
1.1V
50%
VN ± VOS
DIFFERENTIAL
INPUT VOLTAGE
LATCH ENABLE
Q OUTPUT
tH
tPDL
tPLOH
tF
VIN
VOD
tS
tPL
05914-
025
Figure 2. System Timing Diagram
Table 2. Timing Descriptions
Symbol
Timing
Description
t
PDH
Input to output high delay
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output low-to-high transition.
t
PDL
Input to output low delay
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output high-to-low transition.
t
PLOH
Latch enable to output high delay
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output low-to-high transition.
t
PLOL
Latch enable to output low delay
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output high-to-low transition.
t
H
Minimum hold time
Minimum time after the negative transition of the latch enable signal that the input signal
must remain unchanged to be acquired and held at the outputs.
t
PL
Minimum latch enable pulse width
Minimum time that the latch enable signal must be high to acquire an input signal change.
t
S
Minimum setup time
Minimum time before the negative transition of the latch enable signal occurs that an
input signal change must be present to be acquired and held at the outputs.
t
R
Output rise time
Amount of time required to transition from a low to a high output as measured at the 20%
and 80% points.
t
F
Output fall time
Amount of time required to transition from a high to a low output as measured at the 20%
and 80% points.
V
OD
Voltage overdrive
Difference between the input voltages V
A and VB.
相關(guān)PDF資料
PDF描述
MCZ33099CEG IC VREG ALTERNATOR ADAPT 16-SOIC
V300B24E150BG CONVERTER MOD DC/DC 24V 150W
GMM10DRMH CONN EDGECARD 20POS .156 WW
EVAL-ADCMP600BRJZ BOARD EVAL FOR ADCMP600 SOT23-5
EVAL-AD5263EBZ BOARD EVAL AD5263
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-ADCMP603BCPZ 功能描述:BOARD EVAL FOR ADCMP603 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-ADCMP604BKSZ 功能描述:BOARD EVAL FOR ADCMP604 SC70-6 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-ADCMP605BCPZ 功能描述:BOARD EVAL FOR ADCMP605 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-ADCMP605BCPZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
EVAL-ADCMP606BKSZ 功能描述:BOARD EVAL FOR ADCMP606 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081