tCO 0.3 0.4 ns
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉锛� EPF6016QC240-2N
寤犲晢锛� Altera
鏂囦欢闋佹暩(sh霉)锛� 36/52闋�
鏂囦欢澶у皬锛� 0K
鎻忚堪锛� IC FLEX 6000 FPGA 16K 240-RQFP
鐢�(ch菐n)鍝佸煿瑷撴ā濉婏細 Three Reasons to Use FPGA's in Industrial Designs
妯欐簴鍖呰锛� 96
绯诲垪锛� FLEX 6000
LAB/CLB鏁�(sh霉)锛� 132
閭忚集鍏冧欢/鍠厓鏁�(sh霉)锛� 1320
杓稿叆/杓稿嚭鏁�(sh霉)锛� 199
闁€鏁�(sh霉)锛� 16000
闆绘簮闆诲锛� 4.75 V ~ 5.25 V
瀹夎椤炲瀷锛� 琛ㄩ潰璨艰
宸ヤ綔婧害锛� 0°C ~ 85°C
灏佽/澶栨锛� 240-BFQFP 瑁搁湶鐒婄洡
渚涙噳鍟嗚ō鍌欏皝瑁濓細 240-RQFP锛�32x32锛�
Altera Corporation
41
FLEX 6000 Programmable Logic Device Family Data Sheet
tCO
0.3
0.4
ns
tCLR
0.4
0.5
ns
tC
1.8
2.1
2.6
ns
tLD_CLR
1.8
2.1
2.6
ns
tCARRY_TO_CARRY
0.1
ns
tREG_TO_CARRY
1.6
1.9
2.3
ns
tDATA_TO_CARRY
2.1
2.5
3.0
ns
tCARRY_TO_CASC
1.0
1.1
1.4
ns
tCASC_TO_CASC
0.5
0.6
0.7
ns
tREG_TO_CASC
1.4
1.7
2.1
ns
tDATA_TO_CASC
1.1
1.2
1.5
ns
tCH
2.5
3.0
3.5
ns
tCL
2.5
3.0
3.5
ns
Table 25. IOE Timing Microparameters for EPF6010A & EPF6016A Devices
Parameter
Speed Grade
Unit
-1
-2
-3
Min
Max
Min
Max
Min
Max
tOD1
1.9
2.2
2.7
ns
tOD2
4.1
4.8
5.8
ns
tOD3
5.8
6.8
8.3
ns
tXZ
1.4
1.7
2.1
ns
tXZ1
1.4
1.7
2.1
ns
tXZ2
3.6
4.3
5.2
ns
tXZ3
5.3
6.3
7.7
ns
tIOE
0.5
0.6
0.7
ns
tIN
3.6
4.1
5.1
ns
tIN_DELAY
4.8
5.4
6.7
ns
Table 24. LE Timing Microparameters for EPF6010A & EPF6016A Devices (Part 2 of 2)
Parameter
Speed Grade
Unit
-1
-2
-3
Min
Max
Min
Max
Min
Max
鐩搁棞PDF璩囨枡
PDF鎻忚堪
EPF6016QC240-2 IC FLEX 6000 FPGA 16K 240-RQFP
EP4CE30F29C9LN IC CYCLONE IV FPGA 30K 780FBGA
EP4CE30F29C8N IC CYCLONE IV FPGA 30K 780FBGA
A40MX02-2PL68 IC FPGA MX SGL CHIP 3K 68-PLCC
A3P060-1FGG144T IC FPGA 1KB FLASH 60K 144-FBGA
鐩搁棞浠g悊鍟�/鎶€琛撳弮鏁�(sh霉)
鍙冩暩(sh霉)鎻忚堪
EPF6016QC240-3 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 6000 132 LABs 199 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF6016QC240-3N 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 6000 132 LABs 199 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF6016QI208-3 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 6000 132 LABs 171 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF6016QI208-3N 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 6000 132 LABs 171 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF6016TC100-2 鍒堕€犲晢:ALTERA 鍒堕€犲晢鍏ㄧū:Altera Corporation 鍔熻兘鎻忚堪:Programmable Logic Device Family